

# **USB2.0 Host Controller**

User's Manual

Multimedia Processor for Mobile Applications EMMA Mobile TM EV2

All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Technology Corp. website (http://www.renesas.com).

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

### **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

## How to Use This Manual

#### 1. Purpose and Target Readers

This manual is designed to provide the user with an understanding of the hardware functions and electrical characteristics of the MCU. It is intended for users designing application systems incorporating the MCU. A basic knowledge of electric circuits, logical circuits, and MCUs is necessary in order to use this manual.

The manual comprises an overview of the product; descriptions of the CPU, system control functions, peripheral functions, and electrical characteristics; and usage notes.

Particular attention should be paid to the precautionary notes when using the manual. These notes occur within the body of the text, at the end of each section, and in the Usage Notes section.

The revision history summarizes the locations of revisions and additions. It does not list all revisions. Refer to the text of the manual for details.

The following documents apply to the EMMA Mobile EV2. Make sure to refer to the latest versions of these documents. The newest versions of the documents listed may be obtained from the Renesas Electronics Web site.

| Document<br>Type         | Description                                                                                                                                                           | Document Title                            | Document No.    |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------|
| Data Sheet               | Hardware overview and electrical characteristics                                                                                                                      | EMMA Mobile EV2 Datasheet                 | R19DS0010EJxxxx |
| User's manual<br>(1chip) | Hardware whole specifications (pin assignments, memory maps, peripheral function specifications, electrical characteristics, timing charts) and operation description | EMMA Mobile EV2 User's manual 1chip       | R19UH0036EJxxxx |
| User's manual (module)   | Hardware each macro specifications and operation description.                                                                                                         | EMMA Mobile EV2 User's manual each module | See below       |

| Document Name                       | Document No.    | Document Name                       | Document No.    |
|-------------------------------------|-----------------|-------------------------------------|-----------------|
| 1chip                               | R19UH0036EJxxxx | DMA Controller                      | R19UH0043EJxxxx |
| System Management Unit              | R19UH0037EJxxxx | LP-DDR/DDR2 Controller              | R19UH0039EJxxxx |
| Timer                               | R19UH0054EJxxxx | SD Memory Card Interface            | R19UH0061EJxxxx |
| System Timer                        | R19UH0055EJxxxx | SDIO Interface                      | R19UH0042EJxxxx |
| HD Video Decoder                    | R19UH0056EJxxxx | CF Card Interface                   | R19UH0062EJxxxx |
| Rotator                             | R19UH0057EJxxxx | Unified Serial Interface            | R19UH0047EJxxxx |
| Resizer                             | R19UH0058EJxxxx | UART interface                      | R19UH0040EJxxxx |
| Image Composer                      | R19UH0038EJxxxx | USB 2.0 Host Controller             | R19UH0045EJxxxx |
|                                     |                 | (This manual)                       |                 |
| LCD Interface                       | R19UH0044EJxxxx | USB 2.0 Function Controller         | R19UH0034EJxxxx |
| ITU-R BT.656 Interface              | R19UH0059EJxxxx | IIC Interface                       | R19UH0052EJxxxx |
| Digital Terrestrial TV<br>Interface | R19UH0048EJxxxx | General Purpose I/O<br>Interface    | R19UH0041EJxxxx |
| Camera Interface                    | R19UH0060EJxxxx | Pulse Width Modulation<br>Interface | R19UH0063EJxxxx |

<sup>4</sup> digits of end shows the version.

### 2. Notation of Numbers and Symbols

The notation conventions for register names, bit names, numbers, and symbols used in this manual are described below.

#### (1) Register Names, Bit Names, and Pin Names

Registers, bits, and pins are referred to in the text by symbols. The symbol is accompanied by the word "register," "bit," or "pin" to distinguish the three categories.

Examples the PM03 bit in the PM0 register

P3\_5 pin, VCC pin

#### (2) Notation of Numbers

The indication "b" is appended to numeric values given in binary format. However, nothing is appended to the values of single bits. The indication "h" is appended to numeric values given in hexadecimal format. Nothing is appended to numeric values given in decimal format.

Examples Binary: 11b or 11

Hexadecimal: EFA0h

Decimal: 1234

### 3. Register Notation

The symbols and terms used in register diagrams are described below.

#### x.x.x XXX register

This register (XXXXXXX: xxxx\_xxxxh) .....

| 7        | 6 | 5         | 4         | 3     | 2   | 11         | 0           |
|----------|---|-----------|-----------|-------|-----|------------|-------------|
| Reserved |   | CHG_P1_LA | LATCH_P1_ | Reser | ved | CHG_P0_LAT | CHG_P0_LAT_ |
|          |   | Т         | SEL       |       |     |            | SEL         |

| Name           | R/W  | Bit No.     | After Reset | Description                                                   |  |  |
|----------------|------|-------------|-------------|---------------------------------------------------------------|--|--|
| LATCH_P2_SEL   | R/W  | 8           | 0           | 0: Use the P2_LAT bit of the P2_POWERSW register in the       |  |  |
|                |      |             |             | SMU to latch data.                                            |  |  |
|                |      |             |             | 1: Use the CHG_P2_LAT bit to latch data.                      |  |  |
| Reserved       | R    | 7:6         | =           | Reserved. If these bits are read, 0 is returned for each bit. |  |  |
| CHG_P1_LAT     | R/W  | 5           | 1           | 0: Output data as is. 1: Output latched data.                 |  |  |
| LATCH_P1_SEL   | \R/W | 4           | 0           | 0: Use the P1_LAT bit of the P1_POWERSW register in the       |  |  |
|                |      |             |             | SMU to latch data.                                            |  |  |
|                | \    |             |             | 1: Use the CHG_P1_LAT bit to latch data.                      |  |  |
| Reserved       | R    | 3:2         | -           | Reserved. If these bits are read, 0 is returned for each bit. |  |  |
| CHG_P0_LAT     | R/W  | 1           | 1           | 0: Output data as is. 1: Output latched data.                 |  |  |
| CHG_P0_LAT_SEL | R/W  | 0           | 0           | 0: Use the P0_LAT bit of the P2_POWERSW register in the       |  |  |
|                |      | $\setminus$ |             | SMU to latch data.                                            |  |  |
|                |      |             |             | 1: Use the CHG_P0_LAT bit to latch data.                      |  |  |
|                |      | *1          |             | *3                                                            |  |  |

\*1

R/W: Read and Write.

R: Read only.

W: Write only.

-: Nothing is assigned.

\*2

Reserved bit.

Reserved bit. Set to specified value.

\*3

· Nothing is assigned.

Nothing is assigned to the bit. As the bit may be used for future functions, if necessary, set to 0.

· Do not set to a value.

Operation is not guaranteed when a value is set.

· Function varies according to the operating mode.

The function of the bit varies with the peripheral function mode. Refer to the register diagram for information on the individual modes.

## 4. List of Abbreviations and Acronyms

| Abbreviation | Full Form                                    |
|--------------|----------------------------------------------|
| ACIA         | Asynchronous Communication Interface Adapter |
| bps          | bits per second                              |
| CRC          | Cyclic Redundancy Check                      |
| DMA          | Direct Memory Access                         |
| DMAC         | Direct Memory Access Controller              |
| GSM          | Global System for Mobile Communications      |
| Hi-Z         | High Impedance                               |
| IEBus        | Inter Equipment Bus                          |
| I/O          | Input/Output                                 |
| IrDA         | Infrared Data Association                    |
| LSB          | Least Significant Bit                        |
| MSB          | Most Significant Bit                         |
| NC           | Non-Connect                                  |
| PLL          | Phase Locked Loop                            |
| PWM          | Pulse Width Modulation                       |
| SFR          | Special Function Register                    |
| SIM          | Subscriber Identity Module                   |
| UART         | Universal Asynchronous Receiver/Transmitter  |
| VCO          | Voltage Controlled Oscillator                |

All trademarks and registered trademarks are the property of their respective owners.

EMMA Mobile is registered trademark of Renesas Electronics Corporation in Japan, USA and other countries.

## Table of Contents

| 1. O  |        | ew                                         |    |
|-------|--------|--------------------------------------------|----|
| 1.1   |        | ures                                       |    |
| 1.2   | Bloc   | ck Overview                                | 2  |
| 1.3   | Prec   | autions                                    | 3  |
| 1.    | .4.1   | Related to Specifications                  | 3  |
| 1.    | .4.2   | Related to AHB interface                   | 3  |
| 1.    | .4.3   | Related to Operations                      | 3  |
| 2. Pi | in Fur | nctions                                    | 4  |
| 2.1   |        | em Interface                               |    |
| 2.2   | -      | rrupt Interface                            |    |
| 2.3   | USE    | Interface                                  | 4  |
| 2.4   |        | rer Interface                              |    |
| 3. R  | egiste | er Mapping                                 | 6  |
| 3.1   | _      | B-PCI Bridge PCI Configuration Register    |    |
| 3.2   |        | CI PCI Configuration Register              |    |
| 3.3   |        | CI PCI Configuration Register              |    |
|       |        |                                            |    |
|       |        | ers                                        |    |
| 4.1   | OHO    | CI Operation Registers                     |    |
| 4.    | .1.1   | HcRevision Regsiter                        |    |
| 4.    | .1.2   | HcControl Regiser                          |    |
|       | .1.3   | HcCommandStatus Register                   |    |
| 4.    | .1.4   | HcInterruptStatus Register                 |    |
| 4.    | .1.5   | HcInterruptEnable Register                 |    |
| 4.    | .1.6   | HcInterruptDisable Register                |    |
| 4.    | .1.7   | HcHCCA Register                            |    |
|       | .1.8   | HcPeriodicCurrentED Register               |    |
|       | .1.9   | HcControlHeadED Register                   |    |
|       | .1.10  | HcControlCurrentED Register                |    |
|       | .1.11  | HcBulkHeadED Register                      |    |
| 4.    | .1.12  | HcBulkCurrentED Register                   |    |
| 4.    | .1.13  | HcDoneHead Register                        |    |
| 4.    | .1.14  | HcFmInterval Register                      |    |
| 4.    | .1.15  | HcFmRemaining Register                     |    |
| 4.    | .1.16  | HcFmNumber Register                        |    |
| 4.    | .1.17  | HcPeriodicStart Register                   |    |
| 4.    | .1.18  | HcLSThreshold Register                     |    |
| 4.    | .1.19  | HcRhDescriptorA Register                   |    |
| 4.    | .1.20  | HcRhDescriptorB Register                   |    |
| 4.    | .1.21  | HcRhStatus Register                        | 31 |
| 4.    | .1.22  | HcRhPortStatus1 Register                   |    |
| 4.2   |        | CI Operation Registers                     |    |
| 4.    | .2.1   | HCIVERSION Register and CAPLENGTH Register |    |
| 4.    | .2.2   | HCSPARAMS Register                         | 34 |
|       | .2.3   | HCCPARAMS Register                         |    |
|       | .2.4   | HCSP_PORTROUTE Register                    | 36 |
|       | .2.5   | USBCMD Register                            |    |
| 4.    | .2.6   | USBSTS Register                            |    |

| 4.2.7            | USBINTR Register                                                                     | 41 |
|------------------|--------------------------------------------------------------------------------------|----|
| 4.2.8            | FRINDEX Register                                                                     | 42 |
| 4.2.9            | CTRLDSSEGMENT Register                                                               | 42 |
| 4.2.10           | PERIODICLISTBASE Register                                                            | 43 |
| 4.2.11           | ASYNCLISTADDR Register                                                               | 43 |
| 4.2.12           | CONFIGFLAG Register                                                                  | 44 |
| 4.2.13           | PORTSC1 Register                                                                     | 45 |
| 4.3 OH           | CI PCI Configuration Registers                                                       | 48 |
| 4.3.1            | Offset 00h (Vendor ID, Device ID)                                                    | 48 |
| 4.3.2            | Offset 04h (Command, Status)                                                         | 49 |
| 4.3.3            | Offset 08h (Revision ID, Class Code)                                                 | 51 |
| 4.3.4            | Offset 0Ch (Cache Line Size, Latency Timer, Header Type, BIST)                       | 51 |
| 4.3.5            | Offset 10h (OHCI Base Address)                                                       |    |
| 4.3.6            | Offset 2Ch (USB host controller Vendor ID, USB host controller ID)                   | 52 |
| 4.3.7            | Offset 34h (Capability Pointer)                                                      |    |
| 4.3.8            | Offset 3Ch (Interrupt Line, Interrupt Pin, Min gnt, Max Latency)                     |    |
| 4.3.9            | Offset 40h (Capability Identifier, Next Item Pointer, Power Management Capabilities) |    |
| 4.3.10           | Offset 44h (Power Management Control/Status, PMCSR Bridge Support Extensions)        |    |
|                  | CI PCI Configuration Registers                                                       |    |
| 4.4.1            | Offset 00h (Vendor ID, Device ID)                                                    |    |
| 4.4.2            | Offset 04h (Command, Status)                                                         |    |
| 4.4.3            | Offset 08h (Revision ID, Class Code)                                                 |    |
| 4.4.4            | Offset 0Ch (Cache Line Size, Latency Timer, Header Type, BIST)                       |    |
| 4.4.5            | Offset 10h (EHCI Base Address)                                                       |    |
| 4.4.6            | Offset 2Ch (USB host controller Vendor ID, USB host controller ID)                   |    |
| 4.4.7            | Offset 30h (Expansion ROM Base Address)                                              |    |
| 4.4.8            | Offset 34h (Capability Pointer)                                                      |    |
| 4.4.9            | Offset 3Ch (Interrupt Line, Interrupt Pin, Min gnt, Max Latency)                     |    |
| 4.4.10           | Offset 40h (Capability Identifier, Next Item Pointer, Power Management Capabilities) |    |
| 4.4.11           | Offset 44h (Power Management Control/Status, PMCSR Bridge Support Extensions)        |    |
| 4.4.11           | Offset 60h (SBRN, FLADJ, PORTWAKECAP)                                                |    |
| 4.4.12           | Offset E8h (USBLEGSUP)                                                               |    |
|                  | Offset Ech (USBLEGSUF)                                                               |    |
| 4.4.13<br>4.5 AH |                                                                                      |    |
|                  | B-PCI Bridge PCI Configuration Registers                                             |    |
| 4.5.1            | Offset 00h (Vendor ID, Device ID)                                                    |    |
| 4.5.2            | Offset 04h (Command, Status)                                                         |    |
| 4.5.3            | Offset 08h (Revision ID, Class Code)                                                 |    |
| 4.5.4            | Offset 0Ch (Cache Line Size, Latency Timer, Header Type, BIST)                       |    |
| 4.5.5            | Offset 10h (AHB-PCI Bridge Base Address)                                             |    |
| 4.5.6            | Offset 14h (PCI-AHB WIN1 Base Address)                                               |    |
| 4.5.7            | Offset 2Ch (USB host controller Vendor ID, USB host controller ID)                   |    |
| 4.5.8            | Offset 3Ch (Interrupt Line, Interrupt Pin, Min gnt, Max Latency)                     |    |
|                  | B-PCI Bridge PCI Communication Registers                                             |    |
| 4.6.1            | PCIAHB_WIN1_CTR Register                                                             |    |
| 4.6.2            | PCIAHB_WIN2_CTR Register                                                             |    |
| 4.6.3            | PCIAHB_DCT_CTR Register                                                              |    |
| 4.6.4            | AHBPCI_WIN1_CTR Register                                                             |    |
| 4.6.5            | AHBPCI_WIN2_CTR Register                                                             |    |
| 4.6.6            | AHBPCI_DCT_CTR Register                                                              |    |
| 4.6.7            | PCI_INT_ENABLE Register                                                              |    |
| 4.6.8            | PCI_INT_STATUS Register                                                              |    |
| 4.6.9            | AHB_BUS_CTR Register                                                                 |    |
| 4.6.10           | USBCTR Register                                                                      |    |
| 4.6.11           | PCI_ARBITER_CTR Register                                                             | 85 |
|                  |                                                                                      |    |

| 4.    | .6.12 PCI_UNIT_REV Register                 | 86  |
|-------|---------------------------------------------|-----|
| 5. A  | ccessing Registers                          | 87  |
| 5.1   | Access to PCI Configuration Space           |     |
| 5.2   | Access to OHCI and EHCI Operation Registers |     |
| 6. Cl | lock System                                 | 94  |
| 6.1   | Externally Supplied Clocks                  | 94  |
| 6.2   | Clock System Diagram                        | 95  |
| 7. Re | eset System                                 | 96  |
| 7.1   | Reset Configuration                         | 96  |
| 7.2   | Reset System Diagram                        | 97  |
| 8. In | nterrupts                                   | 98  |
| 8.1   | Interrupt Signals                           | 98  |
| 8.2   | Interrupt Control Registers                 | 98  |
| 8.    | .2.1 USB_INTH control register              | 98  |
| 8.    | .2.2 U2H_OHCI_INT Control Register          | 98  |
| 8.    | .2.3 U2H_EHCI_INT Control Register          | 99  |
| 8.    | .2.4 U2H_PME_INT Control Register           | 99  |
| 8.3   | U2H_BIND_INT                                |     |
| 8.4   | Interrupt Signal Clear Time                 | 101 |
| 9. Po | ower Management                             | 102 |
| 9.1   | Power-Off Sequence                          | 102 |
| 9.2   | Power On Sequence                           | 104 |
| 9.3   | Direct Power-Down Feature                   | 106 |
| 9.    | .3.1 Direct Power-Down Setting              | 106 |
| 10. C | Operating Procedures                        | 107 |
| 10.1  | Reset Sequence                              |     |
| 10.2  | Initial Setup Sequence                      | 108 |
| 10.3  | Transfer Overview                           | 110 |
| 10    | 0.3.1 DMA Transfer Stop                     | 110 |
|       |                                             |     |



### **USB2.0 Host Controller**

R19UH0045EJ0400 Rev.4.00 Apr 12, 2012

EMMA Mobile EV2

#### 1. **Overview**

This specification describes the USB2.0 host function.

#### 1.1 **Features**

- Universal Serial Bus Specification Revision 2.0 Compliant
- Open Host Controller Interface(OHCI) Specification for USB Rev 1.0a compatible
- Enhanced Host Controller Interface (EHCI) Specification for USB Rev 1.0a compatible
- Supports USB2.0 High-Speed (480 Mbps), Full-Speed (12 Mbps), and Low-Speed (1.5 Mbps) Transfer
- USB System Clock: 24 MHz
- Use general I/O port (GPIO) for overcurrent detection and port power control
- \* The Isochronous transfer is unsupported.

USB2.0 Host Controller 1. Overview

#### 1.2 Block Overview

The simplified block diagram of USB Host controller V1 Type- H2 is shown in Figure 1-1.

Figure 1-1. Block Overview



#### (1) USB2.0 Host Controller Core

A controller core that consists of the USB2.0 Transceiver and USB2.0 Host Controller.

#### (2) USB2.0 Host Transceiver

A transceiver that includes a regulator, USB I/O, CDR, and PLL.

#### (3) USB2.0 Host Controller Logic

A EHCI/OHCI standard-compliant USB2.0 host controller core that includes a list transaction circuit, serial-to-parallel converter circuit and host transceiver control circuit and implements the USB high-speed transfer, full-speed transfer, and low-speed transfer.

#### (4) AHB-PCI Bridge

A module that converts the AHB cycle into the PCI bus cycle to the host controller

The slave I/F is used for register access from the CPU to the bridge inside and the host controller. The master I/F is used for PCI-initiator access transmission from the host controller to the AHB.

USB2.0 Host Controller 1. Overview

#### 1.3 Precautions

This section provides the precautions that must be observed when using this USB host function.

#### 1.4.1 Related to Specifications

(1) To ensure consistency of the whole USB host controller, restrictions are imposed on the setting of registers to the subblocks. These restrictions are written in each register description in Chapter 4. Registers by boldface. Read them carefully before using the USB host function.

- (2) Dynamic control of the USBO\_CLK, PMCLK, and PCICLK except for clock stop is not supported.
- (3) The direct power-down function is supported. For details, refer to Section 9.3.

#### 1.4.2 Related to AHB interface

32-bit register access is used for this USB host controller. 8-bit and 16-bit accesses are not allowed.

#### 1.4.3 Related to Operations

The operation flows are shown in the following chapters.

• Chapter 5 ACCESSING REGISTERS

• Chapter 9 POWER MANAGEMENT

• Chapter 10 OPERATING PROCEDURE

Mapping method of the AHB space and PCI space

Power management control method

Initialization



USB2.0 Host Controller 2. Pin Functions

## 2. Pin Functions

### 2.1 System Interface

**Table 2-1. System Interface Pins** 

| Pin Name   | I/O   | Description         | Synchronizat ion Clock | Active<br>Level | After<br>Reset | Pin handling when unused |
|------------|-------|---------------------|------------------------|-----------------|----------------|--------------------------|
| USB0_CLK   | Input | AHB clock           | -                      | _               | _              | 0                        |
| USB0_RSTZ  | Input | AHB reset           | Asynchronous           | L               | _              | 1                        |
| OSC1 clock | Input | USB reference clock | -                      | _               | _              | 0                        |
| PCICLK     | Input | Internal PCI clock  | -                      | _               | -              | 0                        |

### 2.2 Interrupt Interface

**Table 2-2.** Interrupt Interface Pins

| Pin Name     | I/O    | Description                               | Synchronizat ion Clock | Active<br>Level | After<br>Reset | Pin handling when unused |
|--------------|--------|-------------------------------------------|------------------------|-----------------|----------------|--------------------------|
| USB_INTH     | Output | AHB-PCI bridger interrupt (bridge)        | USB0_CLK               | Н               | 0b             | Open                     |
| U2H_OHCI_INT | Output | Host controller interrupt (OHCI)          | USB0_CLK               | Н               | 0b             | Open                     |
| U2H_EHCI_INT | Output | Host controller interrupt (EHCI)          | USB0_CLK               | Н               | 0b             | Open                     |
| U2H_PME_INT  | Output | Host controller interrupt (PMEI)          | USB0_CLK               | Н               | 0b             | Open                     |
| U2H_BIND_INT | Output | Interrupt OR (bridge + OHCI + EHCI + PME) | USB0_CLK               | Н               | 0b             | Open                     |

### 2.3 USB Interface

Table 2-3. USB Interface Pins

| Pin Name  | I/O | Description                                                                          | Synchronizat ion Clock | Active<br>Level | After<br>Reset | Pin handling when unused |
|-----------|-----|--------------------------------------------------------------------------------------|------------------------|-----------------|----------------|--------------------------|
| USB_DP1   | I/O | USB bus full/low speed D+ signal<br>Host controller USB bus high speed<br>D + signal | Asynchronous           | -               | - (IN)         | GND (pull<br>down)       |
| USB_DM1   | I/O | USB bus full/low speed D- signal<br>Host controller USB bus high speed<br>D - signal | Asynchronous           | _               | - (IN)         | GND (pull<br>down)       |
| USB_RREF1 | _   | Reference current generation                                                         | _                      |                 |                | Open                     |

USB2.0 Host Controller 2. Pin Functions

### 2.4 Power Interface

**Table 2-4.** Power Interface Pins

| Pin Name   | I/O | Description                | Pin handling when unused |
|------------|-----|----------------------------|--------------------------|
| USB_AVDD1  | _   | Regulator power supply pin | VDD                      |
| USB_AVSS1  | _   | Regulator ground pin       | GND                      |
| USB_PVSS1  | _   | PLL ground pin             | GND                      |
| USB_VD3311 | _   | IO power supply pin        | VDD                      |
| USB_GND11  | _   | IO ground pin              | GND                      |
| USB_GND21  | _   | IO ground pin              | GND                      |

### 3. Register Mapping

The USB Host controller V1 Type-H2 registers are organized into the following three areas.

- 1. OHCI and EHCI Operation Registers
- 2. PCI Configuration Spac
- 3. AHB-PCI Bridge PCI Communication

Prior to accessing the PCI Configuration Space, the following AHB-PCI Bridge registers must be enabled.

AHBPCI\_WIN1\_CTR AHBPCI\_WIN2\_CTR

In addition to the AHB mapping, proper addressing of the OHCI and EHCI Operation Registers and PCI Communication Space in the USB host controller PCI is required.

For how to access to each register and how to perform address mapping, refer to Chapter 5.



Figure 3-1. Register Mapping

The request address size: 128KByte

Table 3-1. Register Mapping

| Address Offset  | Register Name          | Symbol              |
|-----------------|------------------------|---------------------|
| 00000h          | HcRevision             | HcRevision          |
| 00004h          | HcControl              | HcControl           |
| 00008h          | HcCommandStatus        | HcCommandStatus     |
| 0000Ch          | HcInterruptStatus      | HcInterruptStatus   |
| 00010h          | HcInterruptEnable      | HcInterruptEnable   |
| 00014h          | HcInterruptDisable     | HcInterruptDisable  |
| 00018h          | HcHCCA                 | HcHCCA              |
| 0001Ch          | HcPeriodicCurrentED    | HcPeriodicCurrentED |
| 00020h          | HcControlHeadED        | HcControlHeadED     |
| 00024h          | HcControlCurrentED     | HcControlCurrentED  |
| 00028h          | HcBulkHeadED           | HcBulkHeadED        |
| 0002Ch          | HcBulkCurrentED        | HcBulkCurrentED     |
| 00030h          | HcDoneHead             | HcDoneHead          |
| 00034h          | HcFmInterval           | HcFmInterval        |
| 00038h          | HcFmRemaining          | HcFmRemaining       |
| 0003Ch          | HcFmNumber             | HcFmNumber          |
| 00040h          | HcPeriodicStart        | HcPeriodicStart     |
| 00044h          | HcLSThreshold          | HcLSThreshold       |
| 00048h          | HcRhDescriptorA        | HcRhDescriptorA     |
| 0004Ch          | HcRhDescriptorB        | HcRhDescriptorB     |
| 00050h          | HcRhStatus             | HcRhStatus          |
| 00054h          | HcRhPortStatus1        | HcRhPortStatus1     |
| 00058h          | Reserved               |                     |
| 0005Ch - 00FFCh | Reserved               |                     |
| 01000h          | HCIVERSION / CAPLENGTH | CAPL_VERSION        |
| 01004h          | HCSPARAMS              | HCSPARAMS           |
| 01008h          | HCCPARAMS              | HCCPARAMS           |
| 0100Ch          | HCSP_PORTROUTE         | HCSP_PORTROUTE      |
| 01010h - 0101Ch | Reserved               |                     |
| 01020h          | USBCMD                 | USBCMD              |
| 01024h          | USBSTS                 | USBSTS              |
| 01028h          | USBINTR                | USBINTR             |
| 0102Ch          | FRINDEX                | FRINDEX             |
| 01030h          | CTRLDSSEGMENT          | CTRLDSSEGMENT       |
| 01034h          | PERIODICLISTBASE       | PERIODICLISTBASE    |
| 01038h          | ASYNCLISTADDR          | ASYNCLISTADDR       |
| 0103Ch - 0105Ch | Reserved               |                     |
| 01060h          | CONFIGFLAG             | CONFIGFLAG          |
| 01064h          | PORTSC1                | PORTSC1             |
| 01068h          | Reserved               |                     |
| 0106Ch - 0FFFCh | Reserved               |                     |

| Address Offset  | Register Name                   | Symbol          |
|-----------------|---------------------------------|-----------------|
| 10000h - 107FCh | PCI Configuration Space         |                 |
|                 | (AHB-PCI Bridge / OHCI / EHCI ) |                 |
| 10800h          | PCIAHB_WIN1_CTR                 | PCIAHB_WIN1_CTR |
| 10804h          | PCIAHB_WIN2_CTR                 | PCIAHB_WIN2_CTR |
| 10808h          | PCIAHB_DCT_CTR                  | PCIAHB_DCT_CTR  |
| 1080Ch          | Reserved                        |                 |
| 10810h          | AHBPCI_WIN1_CTR                 | AHBPCI_WIN1_CTR |
| 10814h          | AHBPCI_WIN2_CTR                 | AHBPCI_WIN2_CTR |
| 10818h          | Reserved                        |                 |
| 1081Ch          | AHBPCI_DCT_CTR                  | AHBPCI_DCT_CTR  |
| 10820h          | PCI_INT_ENABLE                  | PCI_INT_ENABLE  |
| 10824h          | PCI_INT_STATUS                  | PCI_INT_STATUS  |
| 10828h - 1082Ch | Reserved                        |                 |
| 10830h          | AHB_BUS_CTR                     | AHB_BUS_CTR     |
| 10834h          | USBCTR                          | USBCTR          |
| 10838h - 1083Ch | Reserved                        |                 |
| 10840h          | PCI_ARBITER_CTR                 | PCI_ARBITER_CTR |
| 10844h          | Reserved                        |                 |
| 10848h          | PCI_UNIT_REV                    | PCI_UNIT_REV    |
| 1084Ch - 1FFFCh | Reserved                        |                 |

### 3.1 AHB-PCI Bridge PCI Configuration Register

The register map of the PCI Configuration Space for the AHB-PCI Bridge is shown in Table 3-2. AHB-PCI Bridge PCI Configuration Register Map

Table 3-2. AHB-PCI Bridge PCI Configuration Register Map

| Offset | 31 24      | 23 16           | 15 8             | 7 0                 | Abbreviation   |
|--------|------------|-----------------|------------------|---------------------|----------------|
| 000h   | Devi       | ce ID           | Vend             | lor ID              | VID_DID        |
| 004h   | Sta        | tus             | Com              | mand                | CMND_STS       |
| 008h   |            | Class Code      |                  | Revision ID         | REVID_CC       |
| 00Ch   | BIST       | Header Type     | Latency<br>Timer | Cache Line<br>Size  | CLS_LT_HT_BIST |
| 010h   | AHB        | -PCI Bridge Reg | gisters Base Add | Iress               | BASEAD         |
| 014h   | F          | PCI-AHB Window  | w1 Base Addres   | s                   | WIN1_BASEAD    |
| 018h   |            |                 |                  |                     |                |
| 01Ch   |            |                 |                  |                     |                |
| 020h   |            | Rese            |                  |                     |                |
| 024h   |            |                 |                  |                     |                |
| 028h   |            |                 |                  |                     |                |
| 02Ch   | USB host c | ontroller ID    |                  | troller Vendor<br>D | SSVID_SSID     |
| 030h   |            |                 |                  |                     |                |
| 034h   |            | Rese            | erved            |                     |                |
| 038h   |            |                 |                  |                     |                |
| 03Ch   | Max_Lat    | Min_Gnt         | Interrupt Pin    | Interrupt Line      | INTR_LINE_PIN  |
| 040h   |            |                 |                  |                     |                |
| •••    |            | Rese            | erved            |                     |                |
| 7FCh   |            |                 |                  |                     |                |

### 3.2 OHCI PCI Configuration Register

The register map of the PCI Configuration Space for the OHCI host controller is shown in Table 3-3. OHCI PCI Configuration Register Map

Table 3-3. OHCI PCI Configuration Register Map

| Offset | 31 24      | 23 16        | 15 8           | 7 0                | Abbreviation    |
|--------|------------|--------------|----------------|--------------------|-----------------|
| 000h   | Devi       | ce ID        | Vend           | or ID              | VID_DID         |
| 004h   | Sta        | tus          | Comi           | mand               | CMND_STS        |
| 008h   |            | Class Code   |                | Revision ID        | REVID_CC        |
| 00Ch   | BIST       | Header Type  | Latency Timer  | Cache Line<br>Size | CLS_LT_HT_BIST  |
| 010h   |            | OHCI Bas     | e Address      |                    | BASEAD          |
| 014h   |            |              |                |                    |                 |
| 018h   |            |              |                |                    |                 |
| 01Ch   |            | Rese         |                |                    |                 |
| 020h   |            | Nest         |                |                    |                 |
| 024h   |            |              |                |                    |                 |
| 028h   |            |              |                |                    |                 |
| 02Ch   | USB host c | ontroller ID | USB host contr | oller Vendor ID    | SSVID_SSID      |
| 030h   |            | Rese         | erved          |                    |                 |
| 034h   |            | Reserved     |                | Cap_ptr            | CAPPTR          |
| 038h   |            | Rese         | erved          |                    |                 |
| 03Ch   | Max_Lat    | Min_Gnt      | Interrupt Pin  | Interrupt Line     | INTR_LINE_PIN   |
| 040h   | PN         | <b>IC</b>    | Next_Item_Ptr  | Cap_ID             | CAPID_NIP_PMCAP |
| 044h   | Data       | PMCSR_BSE    | PMC            | CSR                | PMC_STS_PMCSR   |
| 048h   |            |              |                |                    |                 |
| •••    |            | Rese         | erved          |                    |                 |
| 7FCh   |            |              |                |                    |                 |

### 3.3 EHCI PCI Configuration Register

The register map of the PCI Configuration Space for the EHCI host controller is shown in Table 3-4. EHCI PCI Configuration Register Map

Table 3-4. EHCI PCI Configuration Register Map

| Offset | 31 24      | 23 16        | 15 8            | 7 0                | Abbreviation    |
|--------|------------|--------------|-----------------|--------------------|-----------------|
| 100h   | Devi       | ce ID        | Vend            | or ID              | VID_DID         |
| 104h   | Sta        | tus          | Comr            | mand               | CMND_STS        |
| 108h   |            | Class Code   |                 | Revision ID        | REVID_CC        |
| 10Ch   | BIST       | Header Type  | Latency Timer   | Cache Line<br>Size | CLS_LT_HT_BIST  |
| 110h   |            | EHCI Bas     | e Address       |                    | BASEAD          |
| 114h   |            |              |                 |                    |                 |
| 118h   |            |              |                 |                    |                 |
| 11Ch   |            | Res          |                 |                    |                 |
| 120h   |            | Kes          |                 |                    |                 |
| 124h   |            |              |                 |                    |                 |
| 128h   |            |              |                 |                    |                 |
| 12Ch   | USB host c | ontroller ID | oller Vendor ID | SSVID_SSID         |                 |
| 130h   |            | Expansion RO | M Base Address  |                    | EROM_BASEAD     |
| 134h   |            | Reserved     |                 | Cap_ptr            | CAPPTR          |
| 138h   |            | Res          | erved           |                    |                 |
| 13Ch   | Max_Lat    | Min_Gnt      | Interrupt Pin   | Interrupt Line     | INTR_LINE_PIN   |
| 140h   | PN         | <b>IC</b>    | Next_Item_Ptr   | Cap_ID             | CAPID_NIP_PMCAP |
| 144h   | Data       | PMCSR_BSE    | PMC             | CSR                | PMC_STS_PMCSR   |
| 148h   |            |              |                 |                    |                 |
| •••    |            | Res          | erved           |                    |                 |
| 15Ch   |            |              |                 |                    |                 |
| 160h   | PORTW      | AKECAP       | FLAD            | SBRN               | SBRN_FLADJ_PW   |
| 164h   |            |              |                 |                    |                 |
| •••    |            | Res          | erved           |                    |                 |
| 7FCh   |            |              |                 |                    |                 |

## 4. Registers

This chapter describes the register features in detail. The meaning of the bit assignment table is shown below.

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 10 | 0h |    |    |    |    |    |   |   |   |   |   |   |   |          |          |          |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----------|----------|----------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2        | 1        | 0        |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   | R        | R        | R        |
| TC/ VV |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |          | W        | W        |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   | SYMBOL_C | SYMBOL_B | SYMBOL_A |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0        | 0        | 0        |
| В      | _  | _  | -  | -  | _  | _  | -  | _  | _  | _  | _  | _  | -  | _  | _  | -  | 1  | 1  | 1  | _  | 1  | ı  | _ | - | 1 | - | _ | _ | 1 | ı        | 1        | 0        |

Add: Indicates the address offset.

Bit: Indicates the position of the bit in the 32-bit space.

RW: R indicates that the bit can be read, and W indicates that the bit can be written.

Symbol: Indicates the name of the bit.

R: Indicates the initial value after reset.

B: Indicates the value immediately after a USB bus reset signal is received (available in the EPC area only).

**Remark** The bits whose **Symbol** column is blank are reserved.

## 4.1 OHCI Operation Registers

### 4.1.1 HcRevision Regsiter

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 000 | 00h |    |    |    |    |    |   |        |   |   |    |      |      |     |   |   |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|--------|---|---|----|------|------|-----|---|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8      | 7 | 6 | 5  | 4    | 3    | 2   | 1 | 0 |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   | R      | R | R | R  | R    | R    | R   | R | R |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   | Legacy |   |   | Re | visi | on[7 | :0] |   |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0 | 0 | 0  | 1    | 0    | 0   | 0 | 0 |

| Bit    | Symbol        | Description                                                                               |
|--------|---------------|-------------------------------------------------------------------------------------------|
| [31:9] | -             | Reserved.                                                                                 |
| 8      | Legacy        | Indicates whether the legacy support register is implemented in the host controller.      |
|        |               | This bit indicates 0b since this host controller does not support the legacy function.    |
| [7:0]  | Revision[7:0] | Indicates the version of the HCI specification implemented in the host controller.        |
|        |               | This field indicates 10h since this host controller complies with the OHCl standard 1.0a. |

### 4.1.2 HcControl Regiser

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 000 | 04h |    |    |    |    |     |     |    |             |      |     |     |   |     |       |           |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|-----|-----|----|-------------|------|-----|-----|---|-----|-------|-----------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10  | 9   | 8  | 7           | 6    | 5   | 4   | 3 | 2   | 1     | 0         |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    | R   | R   | R  | R           | R    | R   | R   |   | R   | R     | R         |
| K/VV   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    | W   | W   | W  | W           | W    | W   | W   |   | W   | W     | W         |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    | RWE | RWC | IR | IO: F13:101 | اردا | BLE | CLE |   | PLE | 10:10 | CB3R[1:0] |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0           | 0    | 0   | 0   | 0 | 0   | 0     | 0         |

| Bit     | Symbol                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:11] | -                                                 | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10      | RemoteWakeUp Enable (RWE)                         | Enables the detection of the upstream resume signal.  1 Resume signal is used as a remote wakeup 0 Resume signal is not used as a remote wakeup                                                                                                                                                                                                                                                                                                                        |
| 9       | RemoteWakeUp<br>Connect<br>(RWC)                  | This bit indicates whether the host controller supports the Remote wakeup. This bit must be set during initialization if the system supports remote wakeup.  1 RemoteWakeUp is supported 0 RemoteWakeUp is NOT supported                                                                                                                                                                                                                                               |
| 8       | InterruptRouting (IR)                             | This bit indicates the interrupt route of the host controller. Interrupt indicated by the HcInterruptStatus register is notified to the system through this route.  Do not change the default value '0b' since this USB host controller does not use the SMI.  1                                                                                                                                                                                                       |
| [7:6]   | Host Controller<br>FunctionalState<br>(HCFS)[1:0] | Indicates the operation state of the host controller.  Transition to the USB Operational starts management of the frame delimited by 1 ms.  This operation state is controlled by the host controller driver, except for transition from USB Suspend to USB Resume by a remote wakeup.  After hardware reset, this field indicates USB Reset, but it transitions to USB Suspend after software reset.  OU USB Reset  O1 USB Resume  10 USB Operational  11 USB Suspend |
| 5       | BulkListEnable<br>(BLE)                           | Bulk list enable bit  This setting becomes valid from the next frame. This bit must be 0b when modifying the bulk list.  1 Bulk list transaction enabled 0 Bulk list transaction disabled                                                                                                                                                                                                                                                                              |
| 4       | ControlListEnable<br>(CLE)                        | Control list enable bit  This setting becomes valid from the next frame. This bit must be 0b when modifying the control list.  1                                                                                                                                                                                                                                                                                                                                       |
| 3       | _                                                 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2       | PeriodicListEnable                                | Periodic list enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                               |

|       | (PLE)        | Т | his setting | becomes valid from the next frame.                                   |
|-------|--------------|---|-------------|----------------------------------------------------------------------|
|       |              |   | 1 F         | Periodic list transaction enabled                                    |
|       |              |   | 0 F         | Periodic list transaction disabled                                   |
| [1:0] | ControlBulk  | s | pecifies th | e servie ratio of the control transfer and bulk transfer.            |
|       | ServiceRatio | Т | his service | e ratio is maintained on the transfer for periodic list transaction. |
|       | (CBSR)[1:0]  |   | CBSR        | Bulk ED: Control ED Service Ratio                                    |
|       |              |   | 00b         | 1:1                                                                  |
|       |              |   | 01b         | 2: 1                                                                 |
|       |              |   | 10b         | 3: 1                                                                 |
|       |              |   | 11b         | 4: 1                                                                 |

### 4.1.3 HcCommandStatus Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |         | 000      | 08h |    |    |    |    |    |   |   |   |   |   |   |        |        |        |     |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---------|----------|-----|----|----|----|----|----|---|---|---|---|---|---|--------|--------|--------|-----|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17      | 16       | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3      | 2      | 1      | 0   |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | R       | R        |     |    |    |    |    |    |   |   |   |   |   |   | R<br>W | R<br>W | R<br>W |     |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 10.1000 | SOC[1:0] |     |    |    |    |    |    |   |   |   |   |   |   | OCR    | BLF    | CLF    | HCR |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0        | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0      | 0      | 0      | 0   |

| Bit     | Symbol                             | Description                                                                                                                                                                                                                                              |
|---------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:18] | -                                  | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                           |
| [17:16] | Scheduling OverrunCount (SOC)[1:0] | Overrun counter  Counts the schedule overruns. The value is incremented by one when an overrun occurs. It keeps counting regardless of the status of the SO bit (HcInterruptStatus Register).                                                            |
| [15:4]  | -                                  | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                           |
| 3       | Ownership ChangeRequest (OCR)      | This bit changes the ownership of the host controller.                                                                                                                                                                                                   |
| 2       | BulkListFilled (BLF)               | Indicates whether a bulk list exists. The host controller checks this bit when starting a transaction of the bulk list head.                                                                                                                             |
|         |                                    | When a TD exists, a list transaction is not started if this bit is 0b. If 1b, it is set to 0b and the bulk ED transaction is started. When a TD is found in the bulk ED, this bit is set to 1b again, and the bulk TD transaction is continued.          |
|         |                                    | This bit needs to be set by the driver before the BLE bit (HcCommand Register) is set to start a list transaction.                                                                                                                                       |
| 1       | ControlListFilled (CLF)            | Indicates whether a control list exists. The host controller checks this bit when starting a transaction of the control list head.                                                                                                                       |
|         |                                    | When a TD exists, a list transaction is not started if this bit is 0b. If 1b, it is set to 0b and the control ED transaction is started. When a TD is found in the control ED, this bit is set to 1b again, and the control TD transaction is continued. |
|         |                                    | This bit needs to be set by the driver before the CLE bit (HcCommand Register) is set to start a list transaction.                                                                                                                                       |
| 0       | Host Controller                    | Initiate a software reset of the host controller.                                                                                                                                                                                                        |
|         | Reset                              | When this bit is set, the host controller transitions to the USB Suspend state.                                                                                                                                                                          |
|         | (HCR)                              | This bit is cleared by the host controller at the completion of the reset.                                                                                                                                                                               |

### 4.1.4 HcInterruptStatus Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 000 | 0Ch |    |    |    |    |    |   |   |   |        |        |        |        |        |        |        |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|--------|--------|--------|--------|--------|--------|--------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   | R<br>W |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   | RHSC   | FNO    | UE     | RD     | SF     | WDH    | SO     |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

| Bit    | Symbol                            | Description                                                                                                                                                                                                                                                                                                                                       |
|--------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:7] | -                                 | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                                    |
| 6      | RootHubStatusChange<br>(RHSC)     | Interrupt bit indicating that the status of the HcRhPortStatus1 register has changed This bit is set when the HcRhPortStatus register is changed in hardware. Writing a 1b to this bit clears the interrupt.  1 RHSC interrupt occurred 0 RHSC interrupt not occurred                                                                             |
| 5      | Frame Number<br>Overflow<br>(FNO) | Interrupt bit indicating that a MSB of the frame number has changed  When a MSB of the frame is changed to 1 or to 0, the HcFmNumber register is updated, and then this bit is set. Writing a 1b to this bit clears the interrupt.  1 FNO interrupt occurred 0 FNO interrupt not occurred                                                         |
| 4      | Unrecoverable Error<br>(UE)       | Interrupt bit indicating that a system error has occurred in the PCI bus that is not related to the USB  Writing a 1b to this bit clears this interrupt.  1                                                                                                                                                                                       |
| 3      | ResumeDetected (RD)               | Interrupt bit indicating that a resume state has been detected  This bit is set when the Resume signal is asserted by a device on the USB bus. This bit is not set when the driver issues a USB Resume. Writing a 1b to this bit clears the interrupt.  1 RD interrupt occurred  0 RD interrupt not occurred                                      |
| 2      | StartOfFrame<br>(SF)              | Interrupt bit indicating that the HcFmNumber register has been updated The host controller updates the HcFmNumber register when sending a SOF packet. Writing a 1b to this bit clears the interrupt.  1 SF interrupt occurred 0 SF interrupt not occurred                                                                                         |
| 1      | Writeback Done Head<br>(WDH)      | Interrupt bit indicating that the host controller has updated the content of the HcDoneHead register  This bit is set immediately after updating the HcDoneHead register. The HcDoneHead register is not updated until this bit is cleared. Writing a 1b to this bit clears the interrupt.  1 WDH interrupt occurred 0 WDH interrupt not occurred |
| 0      | SchedulingOverrun<br>(SO)         | Interrupt bit indicating that an USB schedule overrun has occurred  When a schedule overrun has occurred, the HcFmNumbe register is updated with the next frame, and then this bit is set. When this bit is set, the SchedulingOverrun bit (HcCommandStatus Register) is also incremented. Writing a 1b to this bit clears the interrupt.         |

Registers USB2.0 Host Controller

| 1 | SO interrupt occurred     |  |
|---|---------------------------|--|
| 0 | SO interrupt not occurred |  |

### 4.1.5 HcInterruptEnable Register

| Add    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 000 | 10h |    |    |    |    |    |   |   |   |       |      |     |     |     |      |     |
|--------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|-------|------|-----|-----|-----|------|-----|
| Bit    | 31  | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6     | 5    | 4   | 3   | 2   | 1    | 0   |
| DAM    | R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   | R     | R    | R   | R   | R   | R    | R   |
| R/W    | W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   | W     | W    | W   | W   | W   | W    | W   |
| Symbol | MIE |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   | RHSCE | FNOE | UEE | RDE | SFE | WDHE | SOE |
| R      | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0     | 0    | 0   | 0   | 0   | 0    | 0   |

| Bit    | Symbol                                            | Description                                                                                                                                                                                                                           |
|--------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | MasterInterruptEnable (MIE)                       | Enables the setting of the bit[30:0]. When set to 0b, all the interrupts are masked. This bit is cleared when a 1b is written to the corresponding bit in the HcInterruptDisable register.  1  Interrupt setting enabled 0  No change |
| [30:7] | _                                                 | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                        |
| 6      | RootHubStatusChange<br>Enable<br>(RHSCE)          | RHSC interrupt enable  Writing a 1b enables the interrupt. This bit is cleared when a 1b is written to its corresponding bit in the HcInterruptDisable register.  1 RHSC interrupt enabled 0 No change                                |
| 5      | FrameNumberOverflow Enable (FNOE)                 | FNO interrupt enable  Writing a 1b enables the interrupt. This bit is cleared when a 1b is written to its corresponding bit in the HcInterruptDisable register.  1 FNO interrupt enabled 0 No change                                  |
| 4      | UnrecoverableError<br>Enable<br>(UEE)             | UE interrupt enable Writing a 1b enables the interrupt. This bit is cleared when a 1b is written to its corresponding bit in the HcInterruptDisable register.  1  UE interrupt enabled 0  No change                                   |
| 3      | ResumeDetectedEnable (RDE)                        | RD interrupt enable  Writing a 1b enables the interrupt. This bit is cleared when a 1b is written to its corresponding bit in the HcInterruptDisable register.  1 RD interrupt enabled 0 No change                                    |
| 2      | StartOfFrameEnable (SFE)                          | SF interrupt enable Writing a 1b enables the interrupt. This bit is cleared when a 1b is written to its corresponding bit in the HcInterruptDisable register.  1 SF interrupt enabled 0 No change                                     |
| 0      | WritebackDoneHead Enable (WDHE) SchedulingOverrun | WDH interrupt enable Writing a 1b enables the interrupt. This bit is cleared when a 1b is written to its corresponding bit in the HcInterruptDisable register.  1 WDH interrupt enabled 0 No change SO interrupt enable               |

| Enable | ,      | g a 1b enables the interrupt. This bit is cleared when a 1b is writter | n to its |
|--------|--------|------------------------------------------------------------------------|----------|
| (SOE)  | corres | ponding bit in the Homeruptoisable register.                           |          |
|        | 1      | SO interrupt enabled                                                   |          |
|        | 0      | No change                                                              |          |

### 4.1.6 HcInterruptDisable Register

| Add    |        |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 000 | 14h |    |    |    |    |    |   |   |   |        |        |        |        |        |        |        |
|--------|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|--------|--------|--------|--------|--------|--------|--------|
| Bit    | 31     | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
| R/W    | R<br>W |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   | R<br>W |
|        | **     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   | **     | **     | V V    | • •    | • •    | V V    |        |
| Symbol | MID    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   | RHSCD  | FNOD   | UED    | RDD    | SFD    | MDHD   | SOD    |
| R      | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

| Bit    | Symbol                                    | Description                                                                                                                                                                                                                                  |
|--------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | MasterInterruptDisable (MID)              | Disables the setting of the HcInterruptEnable Register bit[30:0]. When set to 0b, all the interrupts are masked. Writing a 1b clears this bit. This bit is set when its corresponding bit in the HcInterruptEnable register is set to 1b.  1 |
| [30:7] | -                                         | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                               |
| 6      | RootHubStatusChange<br>Disable<br>(RHSCD) | Disables the RHSC interrupt.  Writing a 1b clears this bit. This bit is set when its corresponding bit in the HcInterruptEnable register is set to 1b.  1 RHSC interrupt disabled 0 No change                                                |
| 5      | FrameNumberOverflow Disable (FNOD)        | Disables the FNO interrupt.  Writing a 1b clears this bit. This bit is set when its corresponding bit in the HcInterruptEnable register is set to 1b.  1 FNO interrupt disabled 0 No change                                                  |
| 4      | UnrecoverbleError Disable (UED)           | Disables the UE interrupt.  Writing a 1b clears this bit. This bit is set when its corresponding bit in the HcInterruptEnable register is set to 1b.  1                                                                                      |
| 3      | ResumeDetected Disable (RDD)              | Disables the RD interrupt.  Writing a 1b clears this bit. This bit is set when its corresponding bit in the HcInterruptEnable register is set to 1b.  1 RD interrupt disabled 0 No change                                                    |
| 2      | StartOfFrame Disable (SFD)                | Disables the SF interrupt.  Writing a 1b clears this bit. This bit is set when its corresponding bit in the HcInterruptEnable register is set to 1b.  1 SF interrupt disabled 0 No change                                                    |
| 1      | WritebackDoneHead Disable (WDHD)          | Disables the WDH interrupt.  Writing a 1b clears this bit. This bit is set when its corresponding bit in the HcInterruptEnable register is set to 1b.  1 WDH interrupt disabled 0 No change                                                  |

| 0 | SchedulingOverrun | Dis | ables the SO interrupt.                                                                                            |
|---|-------------------|-----|--------------------------------------------------------------------------------------------------------------------|
|   | Disable           |     | ting a 1b clears this bit. This bit is set when its corresponding bit in the nterruptEnable register is set to 1b. |
|   | (SOD)             |     | 1 SO interrupt disabled                                                                                            |
|   |                   |     | 0 No change                                                                                                        |

### 4.1.7 HcHCCA Register

| Add    |        |        |    |        |    |    |        |    |    |        |        |     |        |      |        | 000 | 18h    |    |    |    |        |    |   |        |   |   |   |   |   |   |   |   |
|--------|--------|--------|----|--------|----|----|--------|----|----|--------|--------|-----|--------|------|--------|-----|--------|----|----|----|--------|----|---|--------|---|---|---|---|---|---|---|---|
| Bit    | 31     | 30     | 29 | 28     | 27 | 26 | 25     | 24 | 23 | 22     | 21     | 20  | 19     | 18   | 17     | 16  | 15     | 14 | 13 | 12 | 11     | 10 | 9 | 8      | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R<br>W | R<br>W |    | R<br>W |    |    | R<br>W |    |    | R<br>W | R<br>W |     | R<br>W |      | R<br>W |     | R<br>W |    |    |    | R<br>W |    |   | R<br>W |   |   |   |   |   |   |   |   |
| Symbol |        |        |    |        |    |    |        |    |    |        | Hch    | HCC | ;A[3   | 1:8] |        |     |        |    |    |    |        |    |   |        |   |   |   |   |   |   |   |   |
| R      | 0      | 0      | 0  | 0      | 0  | 0  | 0      | 0  | 0  | 0      | 0      | 0   | 0      | 0    | 0      | 0   | 0      | 0  | 0  | 0  | 0      | 0  | 0 | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit    | Symbol       | Description                                                                                                                                                                                                                   |
|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:8] | HcHCCA[31:8] | This field specifies the base address of RAM assigned as the host controller communication area. This must be set at initialization. The host controller requires 256 bytes of HCCA starting from the specified base address. |
| [7:0]  | _            | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                |

### 4.1.8 HcPeriodicCurrentED Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |       |     |     |      | 000 | 1Ch  | 1  |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|----|----|----|----|----|----|----|----|----|----|----|-------|-----|-----|------|-----|------|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19  | 18  | 17   | 16  | 15   | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R   | R   | R    | R   | R    | R  | R  | R  | R  | R  | R | R | R | R | R | R |   |   |   |   |
| Symbol |    |    |    |    |    |    |    |    |    |    | F  | Perio | dic | Cur | rent | ED[ | 31:4 | 1] |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0   | 0   | 0    | 0   | 0    | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit    | Symbol                   | Description                                                                                                                                                                                        |
|--------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:4] | PeriodicCurrentED [31:4] | This field indicates the address in which a periodic list transaction is currently performed. The host controller updates the pointer of this field when one periodic list transaction terminates. |
| [3:0]  | -                        | Reserved.                                                                                                                                                                                          |

#### **HcControlHeadED Register** 4.1.9

| Add    |        |        |        |    |        |        |        |    |    |        |        |        |      |        |     | 000    | 20h    |        |        |        |    |        |   |        |        |        |        |        |   |   |   |   |
|--------|--------|--------|--------|----|--------|--------|--------|----|----|--------|--------|--------|------|--------|-----|--------|--------|--------|--------|--------|----|--------|---|--------|--------|--------|--------|--------|---|---|---|---|
| Bit    | 31     | 30     | 29     | 28 | 27     | 26     | 25     | 24 | 23 | 22     | 21     | 20     | 19   | 18     | 17  | 16     | 15     | 14     | 13     | 12     | 11 | 10     | 9 | 8      | 7      | 6      | 5      | 4      | 3 | 2 | 1 | 0 |
| R/W    | R<br>W | R<br>W | R<br>W |    | R<br>W | R<br>W | R<br>W |    |    | R<br>W | R<br>W | R<br>W |      | R<br>W |     | R<br>W | R<br>W | R<br>W | R<br>W | R<br>W |    | R<br>W |   | R<br>W | R<br>W | R<br>W | R<br>W | R<br>W |   |   |   |   |
| Symbol |        |        |        |    |        |        |        |    |    |        |        | Co     | ntro | llHe   | adE | D[3    | 1:4]   |        |        |        |    |        |   |        |        |        |        |        |   |   |   |   |
| R      | 0      | 0      | 0      | 0  | 0      | 0      | 0      | 0  | 0  | 0      | 0      | 0      | 0    | 0      | 0   | 0      | 0      | 0      | 0      | 0      | 0  | 0      | 0 | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0 | 0 |

| Bit    | Symbol        | Description                                                                  |
|--------|---------------|------------------------------------------------------------------------------|
| [31:4] | ControlHeadED | This field specifies the header address of the list ED for control transfer. |
|        | [31:4]        | This field must be set before setting the CLE bit of the HcControl register. |
| [3:0]  | -             | Reserved. (Be sure to write 0b to this field.)                               |

### 4.1.10 HcControlCurrentED Register

| Add    |    |        |        |    |    |        |        |    |        |    |        |      |      |      |      | 000 | 24h    |    |    |    |        |    |   |   |        |   |        |   |   |   |   |   |
|--------|----|--------|--------|----|----|--------|--------|----|--------|----|--------|------|------|------|------|-----|--------|----|----|----|--------|----|---|---|--------|---|--------|---|---|---|---|---|
| Bit    | 31 | 30     | 29     | 28 | 27 | 26     | 25     | 24 | 23     | 22 | 21     | 20   | 19   | 18   | 17   | 16  | 15     | 14 | 13 | 12 | 11     | 10 | 9 | 8 | 7      | 6 | 5      | 4 | 3 | 2 | 1 | 0 |
| R/W    | RW | R<br>W | R<br>W |    |    | R<br>W | R<br>W |    | R<br>W |    | R<br>W |      |      |      |      |     | R<br>W |    |    |    | R<br>W |    |   |   | R<br>W |   | R<br>W |   |   |   |   |   |
| Symbol |    |        |        |    |    |        |        |    |        |    | (      | Cont | roll | Curr | entE | D[3 | 31:4   | ]  |    |    |        |    |   |   |        |   |        |   |   |   |   |   |
| R      | 0  | 0      | 0      | 0  | 0  | 0      | 0      | 0  | 0      | 0  | 0      | 0    | 0    | 0    | 0    | 0   | 0      | 0  | 0  | 0  | 0      | 0  | 0 | 0 | 0      | 0 | 0      | 0 | 0 | 0 | 0 | 0 |

| Bit    | Symbol                  | Description                                                                                                                                                                                                                                                                                                                                                           |
|--------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:4] | ControlCurrentED [31:4] | This field indicates the address in which a control list transaction is currently performed.  This field is updated by the host controller when a control ED transaction terminates.  Set to 00000000h indicating the bottom of the list when newly creating a list. Ensure that the ED pointed by the CCED link pointer exists when a suspended transfer is resumed. |
| [3:0]  | _                       | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                                                        |

### 4.1.11 HcBulkHeadED Register

| Add    |        |        |        |        |    |    |        |    |    |        |        |    |      |      |        | 000  | 28h    |    |    |        |        |    |   |        |        |        |   |        |   |   |   |   |
|--------|--------|--------|--------|--------|----|----|--------|----|----|--------|--------|----|------|------|--------|------|--------|----|----|--------|--------|----|---|--------|--------|--------|---|--------|---|---|---|---|
| Bit    | 31     | 30     | 29     | 28     | 27 | 26 | 25     | 24 | 23 | 22     | 21     | 20 | 19   | 18   | 17     | 16   | 15     | 14 | 13 | 12     | 11     | 10 | 9 | 8      | 7      | 6      | 5 | 4      | 3 | 2 | 1 | 0 |
| R/W    | R<br>W | R<br>W | R<br>W | R<br>W |    |    | R<br>W |    |    | R<br>W | R<br>W |    |      |      | R<br>W |      | R<br>W |    |    | R<br>W | R<br>W |    |   | R<br>W | R<br>W | R<br>W |   | R<br>W |   |   |   |   |
| Symbol |        |        |        |        |    |    |        |    |    |        |        | В  | ulkŀ | lead | IED    | [31: | 4]     |    |    |        |        |    |   |        |        |        |   |        |   |   |   |   |
| R      | 0      | 0      | 0      | 0      | 0  | 0  | 0      | 0  | 0  | 0      | 0      | 0  | 0    | 0    | 0      | 0    | 0      | 0  | 0  | 0      | 0      | 0  | 0 | 0      | 0      | 0      | 0 | 0      | 0 | 0 | 0 | 0 |

| Bit    | Symbol           | Description                                                              |
|--------|------------------|--------------------------------------------------------------------------|
| [31:4] | BulkHeadED[31:4] | This field spedifies the header addres of the list ED for bulk transfer. |
|        |                  | This must be set before setting the BLE bit of the HcControl register.   |
| [3:0]  | _                | Reserved. (Be sure to write 0b to this field.)                           |

### 4.1.12 HcBulkCurrentED Register

| Add    |        |        |        |        |    |        |    |    |        |    |    |    |      |       |        | 000  | 2Ch |    |    |    |        |    |   |        |   |   |        |   |   |   |   |   |
|--------|--------|--------|--------|--------|----|--------|----|----|--------|----|----|----|------|-------|--------|------|-----|----|----|----|--------|----|---|--------|---|---|--------|---|---|---|---|---|
| Bit    | 31     | 30     | 29     | 28     | 27 | 26     | 25 | 24 | 23     | 22 | 21 | 20 | 19   | 18    | 17     | 16   | 15  | 14 | 13 | 12 | 11     | 10 | 9 | 8      | 7 | 6 | 5      | 4 | 3 | 2 | 1 | 0 |
| R/W    | R<br>W | R<br>W | R<br>W | R<br>W |    | R<br>W |    |    | R<br>W |    |    |    |      |       | R<br>W |      |     |    |    |    | R<br>W |    |   | R<br>W |   |   | R<br>W |   |   |   |   |   |
| Symbol |        |        |        |        |    |        |    |    |        |    |    | Bu | IkCı | ırreı | ntED   | )[31 | :4] |    |    |    |        |    |   |        |   |   |        |   |   |   |   |   |
| R      | 0      | 0      | 0      | 0      | 0  | 0      | 0  | 0  | 0      | 0  | 0  | 0  | 0    | 0     | 0      | 0    | 0   | 0  | 0  | 0  | 0      | 0  | 0 | 0      | 0 | 0 | 0      | 0 | 0 | 0 | 0 | 0 |

| Bit    | Symbol        | Description                                                                                                                                                                     |
|--------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:4] | BulkCurrentED | This field indicates the address in which a bulk list transaction is currently performed.                                                                                       |
|        | [31:4]        | This field is updated by the host controller when a bulk ED transaction terminates.                                                                                             |
|        |               | Set to 00000000h indicating the bottom of the list when newly creating a list. Ensure that the ED pointed by the BCED link pointer exists when a suspended transfer is resumed. |
| [3:0]  | -             | Reserved. (Be sure to write 0b to this field.)                                                                                                                                  |

### 4.1.13 HcDoneHead Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |      | 000  | 30h |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|------|------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17   | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R    | R    | R   | R  | R  | R  | R  | R  | R | R | R | R | R | R |   |   |   |   |
| Symbol |    |    |    |    |    |    |    |    |    |    |    | [  | Don | еНе | ad[3 | 31:4 | ]   |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0    | 0    | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit    | Symbol         | Description                                                                |
|--------|----------------|----------------------------------------------------------------------------|
| [31:4] | DoneHead[31:4] | This field indicates the address of the HcDoneHead of the host controller. |
| [3:0]  | -              | Reserved.                                                                  |

### 4.1.14 HcFmInterval Register

| Add    | 00034h      |    |    |    |    |    |    |    |    |    |    |          |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|-------------|----|----|----|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31          | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20       | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| DAM    | R           | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R        | R  | R  | R  | R  |    |    | R  | R  | R  | R  | R | R | R | R | R | R | R | R | R | R |
| R/W    | W           | W  | W  | W  | W  | W  | W  | W  | W  | W  | W  | W        | W  | W  | W  | W  |    |    | W  | W  | W  | W  | W | W | W | W | W | W | W | W | W | W |
| Symbol | FSMPS[14:0] |    |    |    |    |    |    |    |    |    |    | FI[13:0] |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 1  | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |

| Bit     | Symbol                              | Description                                                                                                                                                                                                                                                                                                                             |
|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | FrameIntervalToggle<br>(FIT)        | This bit is used for frame synchronization between the HCD and HC. Toggle this bit when writing the FI field from the HCD. The HC reflects the FIT value to the FRT bit of the HcFmRemaining register when loading the FI field. The HCD can check whether a newly set FI value has been reflected by comparing the FIT and FRT values. |
| [30:16] | FSLagestDataPacket<br>(FSMPS)[14:0] | This field specifies the maximum data amount that can be transmitted or received without schedule overruns. This value is determined by comparing the current frame position and set value. This field is set from the driver since the value varies depending on the specifications of the system bus.                                 |
| [15:14] | -                                   | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                          |
| [13:0]  | FrameInterval(FI) [13:0]            | This field is used to set the frame length that applies to a full-speed mode.  To satisfy the USB standard (= 1 ms), this value needs to be set to 2EDFh.                                                                                                                                                                               |

# 4.1.15 HcFmRemaining Register

| Add    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 000 | 38h |    |    |    |    |    |   |   |      |      |   |   |   |   |   |   |
|--------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|------|------|---|---|---|---|---|---|
| Bit    | 31  | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7    | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    | R  | R  | R  | R  | R | R | R    | R    | R | R | R | R | R | R |
| Symbol | FRT |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   | ſ | FR[1 | 13:0 | ] |   |   |   |   |   |
| R      | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 1  | 0  | 1  | 1  | 1 | 0 | 1    | 1    | 0 | 1 | 1 | 1 | 1 | 1 |

| Bit     | Symbol                     | Description                                                                                                                                                                                                                                                                                                    |
|---------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | FrameRemainingToggle (FRT) | This bit is used for frame synchronization between the HCD and HC.  When the FR value reaches 0000h, the FI value is reloaded. The HC copies the FIT value into this bit when reloading the FI value. The HCD can check whether the FI value has been reflected to the FR by comparing the FIT and FRT values. |
| [30:14] | -                          | Reserved.                                                                                                                                                                                                                                                                                                      |
| [13:0]  | FrameRemaining(FR) [13:0]  | This field indicates the current value of the frame.  This field value is decremented at elapse of time. When this value reaches 0000h, the frame value is reloaded. Copy the FI value into this field to start counting again.                                                                                |

#### 4.1.16 HcFmNumber Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 000 | 3Ch |    |    |    |    |     |     |     |     |      |     |   |   |   |   |   |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|-----|-----|-----|-----|------|-----|---|---|---|---|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10  | 9   | 8   | 7   | 6    | 5   | 4 | 3 | 2 | 1 | 0 |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | R   | R  | R  | R  | R  | R   | R   | R   | R   | R    | R   | R | R | R | R | R |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    | Fra | ame | Nur | nbe | r[15 | :0] |   |   |   |   |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0    | 0   | 0 | 0 | 0 | 0 | 0 |

| Bit     | Symbol            | Description                                                                                                    |
|---------|-------------------|----------------------------------------------------------------------------------------------------------------|
| [31:16] | -                 | Reserved.                                                                                                      |
| [15:0]  | FrameNumber[15:0] | This field indicates the number of elapsed frames. When the FR value reaches 0000h, this value is incremented. |

### 4.1.17 HcPeriodicStart Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 000 | 40h |    |        |        |        |        |   |        |      |        |        |        |        |        |   |        |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|--------|--------|--------|--------|---|--------|------|--------|--------|--------|--------|--------|---|--------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13     | 12     | 11     | 10     | 9 | 8      | 7    | 6      | 5      | 4      | 3      | 2      | 1 | 0      |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    | R<br>W | R<br>W | R<br>W | R<br>W |   | R<br>W |      | R<br>W | R<br>W | R<br>W | R<br>W | R<br>W |   | R<br>W |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |        |        |        |        | Р | erio   | dicS | Start  | [13:   | 0]     |        |        |   |        |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0      | 0      | 0      | 0      | 0 | 0      | 0    | 0      | 0      | 0      | 0      | 0      | 0 | 0      |

| Bit     | Symbol               | Description                                                                                                                                                                                                                                                                                                                                                                                                |
|---------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:14] | -                    | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                                                                                             |
| [13:0]  | PeriodicStart [13:0] | This field is used to determine the transfer rate of the periodic list and non-periodic list. This field needs to be set at initialization of the host controller by the HCD. When the FmRemaining value is larger than this value, the non-periodic list is higher priority than the periodic list.  The OHCI standard recommends that this value be set to 10 percent of the FmInterval, which is 3E67h. |

#### 4.1.18 HcLSThreshold Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 000 | 44h |    |    |    |        |        |   |     |        |      |        |      |        |   |   |        |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|--------|--------|---|-----|--------|------|--------|------|--------|---|---|--------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11     | 10     | 9 | 8   | 7      | 6    | 5      | 4    | 3      | 2 | 1 | 0      |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    | R<br>W | R<br>W |   |     | R<br>W |      | R<br>W |      | R<br>W |   |   | R<br>W |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |        |        |   | Hcl | LST    | hres | shol   | d[11 | :0]    |   |   |        |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0      | 1      | 1 | 0   | 0      | 0    | 1      | 0    | 1      | 0 | 0 | 0      |

| Bit     | Symbol        | Description                                                                       |
|---------|---------------|-----------------------------------------------------------------------------------|
| [31:12] | -             | Reserved. (Be sure to write 0b to this field.)                                    |
| [11:0]  | HcLSThreshold | This field is used to create the threshold of LS transfer.                        |
|         | [11:0]        | When the FmRemaining value is larger than this value, LS transfer can be started. |

## 4.1.19 HcRhDescriptorA Register

| Add    |    |    |    |     |      |              |    |    |    |    |    |    |    |    |    | 000 | 48h |    |    |      |      |    |     |     |   |   |   |     |       |   |   |   |
|--------|----|----|----|-----|------|--------------|----|----|----|----|----|----|----|----|----|-----|-----|----|----|------|------|----|-----|-----|---|---|---|-----|-------|---|---|---|
| Bit    | 31 | 30 | 29 | 28  | 27   | 26           | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12   | 11   | 10 | 9   | 8   | 7 | 6 | 5 | 4   | 3     | 2 | 1 | 0 |
| DAM    | R  | R  | R  | R   | R    | R            | R  | R  |    |    |    |    |    |    |    |     |     |    |    | R    | R    | R  | R   | R   | R | R | R | R   | R     | R | R | R |
| R/W    | W  | W  | W  | W   | W    | W            | W  | W  |    |    |    |    |    |    |    |     |     |    |    | W    | W    |    | W   | W   |   |   |   |     |       |   |   |   |
| Symbol |    |    | РС | TPO | GT[7 | <b>7</b> :0] |    |    |    |    |    |    |    |    |    |     |     |    |    | NOCP | OCPM | DT | SdN | PSM |   |   | 1 | NDP | ·[7:0 | ] |   |   |
| R      | 1  | 1  | 1  | 1   | 1    | 1            | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0    | 1    | 0  | 0   | 1   | 0 | 0 | 0 | 0   | 0     | 0 | 1 | 0 |

| Bit     | Symbol                               | Description                                                                                                                                                                                                                                                                                                                                                     |
|---------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:24] | PowerOnToPowerGoodTime (POTPGT)[7:0] | This field determines a time to wait before accessing a powered-on root hub. The time is set in 2-ms intervals; therefore, the wait time is POTPGTx2 ms.                                                                                                                                                                                                        |
| [23:13] | -                                    | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                                                  |
| 12      | NoOverCurrentProtection (NOCP)       | This bit specifies whether to support the overcurrent function of the root hub.  1 Overcurrent state is not supported 0 Overcurrent state is supported                                                                                                                                                                                                          |
| 11      | OverCurrentProtectionMode<br>(OCPM)  | This bit specifies how the root hub overcurrent is notified. This setting must be matched to the PowerSwitchingMode bit. This setting is effective only when NoOverCurrentProtection bit is cleared.  1                                                                                                                                                         |
| 10      | DeviceType (DT)                      | Indicates that the root hub is not a compound device. This bit is fixed to 0b since the root hub is not allowed to be a compound device.                                                                                                                                                                                                                        |
| 9       | NoPowerSwitching (NPS)               | Determines whether to support a power switching.  1 Powered on when the host controller is in operation 0 Power switching is supported                                                                                                                                                                                                                          |
| 8       | PowerSwitchingMode<br>(PSM)          | Determines how to control a port power switching of the root hub. When the PortPowerControlMask bit is set, the port is controlled by the SetPortPower and ClearPortPower. When the PortPowerControlMask bit is cleared, the port is controlled by the SetGlobalPower and ClearGlobalPower. This setting is effective only when NoPowerSwitching is cleared.  1 |
| [7:0]   | NumberDownstreamPort (NDP)[7:0]      | This field specifies the number of downstream ports that the root hub of the host controller supports.                                                                                                                                                                                                                                                          |

## 4.1.20 HcRhDescriptorB Register

| Add    |    |    |    |    |    |    |    |     |       |     |    |    |    |        | -      | 000 | 4Ch |    |    |    |    |    |   |      |      |   |   |   |   |        |        |   |
|--------|----|----|----|----|----|----|----|-----|-------|-----|----|----|----|--------|--------|-----|-----|----|----|----|----|----|---|------|------|---|---|---|---|--------|--------|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  | 23    | 22  | 21 | 20 | 19 | 18     | 17     | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7    | 6 | 5 | 4 | 3 | 2      | 1      | 0 |
| R/W    | R  | R  | R  | R  | R  | R  | R  | R   | R     | R   | R  | R  | R  | R<br>W | R<br>W | R   | R   | R  | R  | R  | R  | R  | R | R    | R    | R | R | R | R | R<br>W | R<br>W | R |
| Symbol |    |    |    |    |    |    | PF | PCM | 1[15: | :0] |    |    |    |        |        |     |     |    |    |    |    |    | [ | DR[1 | 15:0 | ] |   |   |   |        |        |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0   | 0  | 0  | 0  | 1      | 1      | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0    | 0    | 0 | 0 | 0 | 0 | 0      | 0      | 0 |

| Bit     | Symbol                               | Description                                                                                                                                                                              |
|---------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16] | PortPowerControlMask<br>(PPCM)[15:0] | Indicates whether bit is controlled by the SetGlobalPower and Clear GlobalPower. This setting is effective when the PowerSwitichingMode bit is set. Field                                |
|         |                                      | bit Description  0 Reserved  1 Port 1 device  2 Port 2 device  [15:3] Reserved                                                                                                           |
| [15:0]  | DeviceRemovable                      | Value  1 Port is controlled by SetPortPower and ClearPortPower 0 Port is controlled by SetGlobalPower and ClearGlobalPower Indicates whether a port of the host controller is removable. |
|         | (DR)[15:0]                           | Field  bit Description  0 Reserved  1 Port 1 device  2 Port 2 device  [15:3] Reserved                                                                                                    |
|         |                                      | Value  1 Device is non-removable 0 Device is removable                                                                                                                                   |

## 4.1.21 HcRhStatus Register

| Ad     | ld    |      |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 000 | 50h  |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|-------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| В      | it    | 31   | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15   | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/     | V     |      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | R    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|        |       | W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | W    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Symbol | Read  |      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | DRWE |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Syr    | Write | CRWE |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | SRWE |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 1     | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit     | RW | Symbol                           | Description                                                                                                                                                                                                                                                                            |
|---------|----|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | W  | ClearRemote WakeupEnable (CRWE)  | This bit clears the DRWE. When this bit is set to 1, the DeviceRemoteWakeupEnable bit is cleared. Writing a 0b has no effect.                                                                                                                                                          |
| [30:16] |    | _                                | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                         |
| 15      | R  | DeviceRemote WakeupEnable (DRWE) | ConnectStatusChange interrupt enable bit  When set, the ConnectStatusChange event causes a state transition from USB  Suspend to USB Resume and triggers a ResumeDetect interrupt.  1 ConnectStatusChange is used as a remote wakeup  0 ConnectStatusChange is used as a remote wakeup |
|         | W  | SetRemote WakeupEnable (SRWE)    | DRWE enable bit  When set, the DeviceRemoteWakeupEnable bit can be set. Writing an ob has no effect.                                                                                                                                                                                   |
| [14:0]  |    | _                                | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                         |

RENESAS

### 4.1.22 HcRhPortStatus1 Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |        |               |        |    | 000 | 54h |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|----|----|----|----|----|----|----|----|----|----|----|--------|---------------|--------|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19            | 18     | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    |    |    |    |    |    |    |    |    |    |    |    | F<br>V | <b>₹</b><br>V | R<br>W |    |     |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Symbol |    |    |    |    |    |    |    |    |    |    |    | 0      | T<br>S<br>S   | PSSC   |    |     |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0             | 0      | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit     | Symbol                          | Description                                                                                                                                                                                         |
|---------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:21] | =                               | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                      |
| [20:19] | PortReset StatusChange (PRSC)   | This bit indicates that the port reset has been completed. This bit is set when 10-ms hardware reset is terminated. This bit is cleared when a 1b is written from the driver.                       |
|         | ,                               | Port reset is completed     PortResetStatus not changed                                                                                                                                             |
| 18      | PortSuspend StatusChange (PSSC) | This bit indicates that the resume sequence has been terminated. This bit is set when all the hardware resume processings are terminated. This bit is cleared when a 1b is written from the driver. |
|         | ( 333)                          | Resume has been completed     PortSuspendStatus not changed                                                                                                                                         |
| [17:0]  | =                               | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                      |

# 4.2 EHCI Operation Registers

## 4.2.1 HCIVERSION Register and CAPLENGTH Register

| Add    |    |    |    |    |      |      |      |       |     |     |      |      |    |    |    | 010 | 00h |    |    |    |    |    |   |   |   |    |           |                |              |             |    |   |
|--------|----|----|----|----|------|------|------|-------|-----|-----|------|------|----|----|----|-----|-----|----|----|----|----|----|---|---|---|----|-----------|----------------|--------------|-------------|----|---|
| Bit    | 31 | 30 | 29 | 28 | 27   | 26   | 25   | 24    | 23  | 22  | 21   | 20   | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5         | 4              | 3            | 2           | 1  | 0 |
| R/W    | R  | R  | R  | R  | R    | R    | R    | R     | R   | R   | R    | R    | R  | R  | R  | R   |     |    |    |    |    |    |   |   | R | R  | R         | R              | R            | R           | R  | R |
| Symbol |    |    |    | ı  | nter | face | e Ve | ersio | n N | umb | er[1 | 5:0] |    |    |    |     |     |    |    |    |    |    |   |   |   | Ca | pab<br>Le | ility<br>engtl | Reg<br>h[7:0 | jiste<br>)] | rs |   |
| R      | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 1     | 0   | 0   | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0  | 1         | 0              | 0            | 0           | 0  | 0 |

| Bit     | Symbol                              | Description                                                                                                                                                               |
|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16] | Interface Version<br>Number[15:0]   | This bit indicates the version of the EHCl that the host controller supports. This bit is set to 0100h since this host controller complies with the EHCl Rev1.0.          |
| [15:8]  | -                                   | Reserved                                                                                                                                                                  |
| [7:0]   | Capability Registers<br>Length[7:0] | This bit indicates the start address of the Operation register of the host controller.  This bit indicates 20h since the operation register starts from 20h in this core. |

#### 4.2.2 **HCSPARAMS** Register

| Add    |    |    |    |    |    |    |    |    |    |    |                        |    |    |    |    | 010         | 04h |                     |                        |    |    |                     |         |   |                    |   |   |                          |   |                      |           |   |
|--------|----|----|----|----|----|----|----|----|----|----|------------------------|----|----|----|----|-------------|-----|---------------------|------------------------|----|----|---------------------|---------|---|--------------------|---|---|--------------------------|---|----------------------|-----------|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21                     | 20 | 19 | 18 | 17 | 16          | 15  | 14                  | 13                     | 12 | 11 | 10                  | 9       | 8 | 7                  | 6 | 5 | 4                        | 3 | 2                    | 1         | 0 |
| R/W    |    |    |    |    |    |    |    |    | R  | R  | R                      | R  |    |    |    | R           | R   | R                   | R                      | R  | R  | R                   | R       | R | R                  |   |   | R                        | R | R                    | R         | R |
| Symbol |    |    |    |    |    |    |    |    |    |    | Depug Port Number[3:0] |    |    |    |    | P_INDICATOR |     | Number of Companion | Controller[3:0] (N_CC) |    |    | Number of Ports per | (N PCC) | ì | Port Routing Rules |   |   | Port Power Control (PPC) |   | Number of Ports[3:0] | (N_PORTS) |   |
| R1     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                      | 0  | 0  | 0  | 0  | 0           | 0   | 0                   | 0                      | 1  | 0  | 0                   | 0       | 1 | 0                  | 0 | 0 | 1                        | 0 | 0                    | 0         | 1 |
| R2     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                      | 0  | 0  | 0  | 0  | 0           | 0   | 0                   | 0                      | 1  | 0  | 0                   | 1       | 0 | 1                  | 0 | 0 | 1                        | 0 | 0                    | 1         | 0 |

| Bit     | Symbol                                                      | Description                                                                                                                                                                                                            |
|---------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:24] | -                                                           | Reserved                                                                                                                                                                                                               |
| [23:20] | Debug Port Number[3:0]                                      | This bit indicates 000b since this host controller does not have a debug port.                                                                                                                                         |
| [19:17] | -                                                           | Reserved                                                                                                                                                                                                               |
| 16      | P_INDICATOR                                                 | This bit indicates 0b since this USB host controller does not support the Port Indicator Control.                                                                                                                      |
| [15:12] | Number of Companion Controller[3:0] (N_CC)                  | Indicates the number of companion host controllers. This field indicates 1h since the OHCI is a companion host controller in this USB host controller.                                                                 |
| [11:8]  | Number of Ports per<br>Companion Controller[3:0]<br>(N_PCC) | Indicates the number of ports per companion host controller. This bit indicates 1h when the NPPFAHBUSB2HOST1PV10 that has one port is used, and indicates 2h when the NPPFAHBUSB2HOST2PV10 that has two ports is used. |
| 7       | Port Routing Rules                                          | Indicates how the companion host controller is mapped.                                                                                                                                                                 |
| [6:5]   | -                                                           | Reserved                                                                                                                                                                                                               |
| 4       | Port Power Control(PPC)                                     | In this USB host controller, the host controller does not support the power supply control, but this bit indicates 1b.                                                                                                 |
| [3:0]   | Number of Ports[3:0]<br>(N_PORTS)                           | Indicates the number of downstream ports.                                                                                                                                                                              |

### 4.2.3 HCCPARAMS Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 010 | 08h |            |    |    |               |    |   |   |   |   |   |   |   |                                       |                             |                              |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|------------|----|----|---------------|----|---|---|---|---|---|---|---|---------------------------------------|-----------------------------|------------------------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14         | 13 | 12 | 11            | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2                                     | 1                           | 0                            |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | R   | R          | R  | R  | R             | R  | R | R | R | R | R | R |   | R                                     | R                           | R                            |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | E   | :HCI<br>Pc |    |    | I Ca<br>0] (E |    |   | Ö |   |   |   |   |   | Asynchronous Schedule Park Capability | Programming Frame List Flag | 64-bit Addressing Capability |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 1   | 1          | 1  | 0  | 1             | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1                                     | 1                           | 0                            |

| Bit     | Symbol                                       | Description                                                                                                                                                                                                                                                                                        |
|---------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16] | -                                            | Reserved                                                                                                                                                                                                                                                                                           |
| [15:8]  | EHCI Extend Capabilities Pointer[7:0] (EECP) | A pointer to the address of the extended register of the EHCI. Indicates that the extended register exists in the EHCI Configuration Space E8h.  Reading this field has no meaning since this USB host controller does not support the legacy function that is explained in the extended register. |
| [7:4]   | -                                            | Reserved                                                                                                                                                                                                                                                                                           |
| 3       | -                                            | Reserved                                                                                                                                                                                                                                                                                           |
| 2       | Asynchronous Schedule Park Capability        | This field indicates 1b since the host controller supports the asynchronous schedule park mode of the HS.                                                                                                                                                                                          |
| 1       | Programming Frame List Flag                  | This field indicates 1b since the host controller supports the frame list size that is smaller than 4 Kbytes. (USBCMD register bit[3:2] Frame List Size)                                                                                                                                           |
| 0       | 64-bit Addressing Capability                 | This field indicates 0b since the host controller does not support the 64-bit addressing.                                                                                                                                                                                                          |

#### **HCSP\_PORTROUTE** Register 4.2.4

| Add        |    |    |    |    |    |    |    |    |    |    |    |    |    |     |      | 010  | 0Ch   |      |      |     |    |    |   |   |   |   |   |   |   |   |   |   |
|------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|------|-------|------|------|-----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit        | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17   | 16   | 15    | 14   | 13   | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W        | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R    | R    | R     | R    | R    | R   | R  | R  | R | R | R | R | R | R | R | R | R | R |
| Sym<br>bol |    |    |    |    |    |    |    |    |    |    |    |    | Со | mpa | anio | n Po | ort R | Rout | e[31 | :0] |    |    |   |   |   |   |   |   |   |   |   |   |
| R          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0    | 0     | 0    | 0    | 0   | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit    | Symbol                     | Description                                                     |
|--------|----------------------------|-----------------------------------------------------------------|
| [31:0] | Companion Port Route[31:0] | Indicates the number of ports of the companion host controller. |

## 4.2.5 USBCMD Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |       |    |      | (   | )102 | 20h |    |    |    |                                        |    |   |                                              |                             |                                     |                              |                          |                                          |   |                                |              |
|--------|----|----|----|----|----|----|----|----|----|----|----|-------|----|------|-----|------|-----|----|----|----|----------------------------------------|----|---|----------------------------------------------|-----------------------------|-------------------------------------|------------------------------|--------------------------|------------------------------------------|---|--------------------------------|--------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19 | 18   | 17  | 16   | 15  | 14 | 13 | 12 | 11                                     | 10 | 9 | 8                                            | 7                           | 6                                   | 5                            | 4                        | 3                                        | 2 | 1                              | 0            |
| R/W    |    |    |    |    |    |    |    |    | R  | R  | R  | R     | R  | R    | R   | R    |     |    |    |    | R                                      |    | R | R                                            | R                           | R                                   | R                            | R                        | R                                        | R | R                              | R            |
| K/VV   |    |    |    |    |    |    |    |    | W  | W  | W  | W     | W  | W    | W   | W    |     |    |    |    | W                                      |    | W | W                                            | W                           | W                                   | W                            | W                        | W                                        | W | W                              | W            |
| Symbol |    |    |    |    |    |    |    |    |    | In |    | upt ' |    | eshc | old |      |     |    |    |    | Asynchronous Schedule Park Mode Enable |    |   | Asylichiolous Schedule Faik Mode Codrig 1.0] | Light Host Controller Reset | Interrupt on Async Advance Doorbell | Asynchronous Schedule Enable | Periodic Schedule Enable | 0. 10. 10. 10. 10. 10. 10. 10. 10. 10. 1 |   | Host Controller Reset(HCRESET) | Run/Stop(RS) |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 1  | 0    | 0   | 0    | 0   | 0  | 0  | 0  | 1                                      | 0  | 1 | 1                                            | 0                           | 0                                   | 0                            | 0                        | 0                                        | 0 | 0                              | 0            |

| Bit     | Symbol                                        | Description                                                                                                                                                                                                                                                                                                                                  |
|---------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:24] | -                                             | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                               |
| [23:16] | Interrupt Threshold<br>Control[7:0]           | Indicates the maximum interrupt rate of the host controller. If a value that is not listed in the following table is set, the operation is not guaranteed.    O0h                                                                                                                                                                            |
| [15:12] | =                                             | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                               |
| 11      | Asynchronous Schedule<br>Park<br>Mode Enable  | Enables or disables the asynchronous schedule park mode.  1                                                                                                                                                                                                                                                                                  |
| 10      | _                                             | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                               |
| [9:8]   | Asynchronous Schedule<br>Park Mode Count[1:0] | Specifies the number of counts for the asynchronous schedule park mode. The valid values are 1h through 3h. This bit is effective when the Asynchronous Schedule Park Mode Enable (bit[11]) = 1b.                                                                                                                                            |
| 7       | Light Host Controller Reset                   | This bit is fixed to 0b since the host controller does not support the Light Host Controller Reset.                                                                                                                                                                                                                                          |
| 6       | Interrupt on Async Advance<br>Doorbell        | This bit is used to generate an interrupt when the host controller starts the next asynchronous list transaction. At the start of the next asynchronous list transaction, the host controller sets the Interrupt on Async Advance bit (USBSTS register bit[5]) to generate an interrupt, provided that the Interrupt on Async Advance Enable |

|       | _                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                                    | (USBINTR bit[5]) = 1b .This bit is cleared automatically when the Interrupt on Async Advance bit is set. If this bit is set when Asynchronous Schedule Enable = 0b, the operation is not guaranteed.                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5     | Asynchronous Schedule<br>Enable    | This bit determines whether the host controller processes the asynchronous list.  1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4     | Periodic Schedule Enable           | This bit determines whether the host controller processes the periodic list.  1 Periodic schedule transaction enabled 0 Periodic schedule transaction disabled                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| [3:2] | Frame List Size[1:0]               | Specifies the frame list size. The index of the current frame list can be obtained through the FRINDEX register.    00b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1     | Host Controller Reset<br>(HCRESET) | When set to 1b, the host controller initializes the internal pipelines and state machine. The USB communication is stopped immediately. In this case, the USB Reset is not issued to the downstream. This reset operation initializes the EHCI operation registers, and the port owner returns to the OHCI. The PCI configuration registers are not initialized. This bit is automatically cleared by the host controller at the completion of the reset operation. This reset cannot be cancelled by writing a 0b by software. Set this bit when the HCHalted bit (USBSTS register bit[12]) is set to 1b. |
| 0     | Run/Stop(RS)                       | When set to 1b, the host controller starts the operation. Use the HCHalted bit (USBSTS register bit[12]) to check whether the host controller has completed the transaction and stopped the operation. Set this bit to 1b when the host controller is halted.  1 Run (Scheduled transactions are performed) Stop (Transactions have completed, and host controller is halted)                                                                                                                                                                                                                              |

## 4.2.6 USBSTS Register

| Add     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 010 | 24h                          |                          |             |          |    |    |   |   |   |   |                            |                   |                     |      |          |                        |
|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------------------------------|--------------------------|-------------|----------|----|----|---|---|---|---|----------------------------|-------------------|---------------------|------|----------|------------------------|
| Bit     | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15                           | 14                       | 13          | 12       | 11 | 10 | 9 | 8 | 7 | 6 | 5                          | 4                 | 3                   | 2    | 1        | 0                      |
| R/W     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | R                            | R                        | R           | R        |    |    |   |   |   |   | R                          | R                 | R                   | R    | R        | R                      |
| 17/ / / |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |                              |                          |             |          |    |    |   |   |   |   | W                          | W                 | W                   | W    | W        | W                      |
| Symbol  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | Asynchronous Schedule Status | Periodic Schedule Status | Reclamation | HCHalted |    |    |   |   |   |   | Interrupt on Async Advance | Host System Error | Frame List Rollover | lang | Error In | USB Interrupt (USBINT) |
| R       | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0                            | 0                        | 0           | 1        | 0  | 0  | 0 | 0 | 0 | 0 | 0                          | 0                 | 0                   | 0    | 0        | 0                      |

| Bit     | Symbol                          | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16] | -                               | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                                                                                                      |
| 15      | Asynchronous<br>Schedule Status | Indicates the current status of the asynchronous schedule.  1 Asynchronous schedule enabled 0 Asynchronous schedule disabled                                                                                                                                                                                                                                                                                        |
| 14      | Periodic Schedule<br>Status     | Indicates the current status of the periodic schedule.  1 Periodic schedule enabled 0 Periodic schedule disabled                                                                                                                                                                                                                                                                                                    |
| 13      | Reclamation                     | This bit indicates 0b after reset. This bit is cleared to 0b when the host controller reads the QH of which H is 1.  When the host controller executes an asynchronous transaction, this bit is set to 1b. This bit is also set to 1b when a start event has been detected.  When this bit is 0b, if the host controller reads the QH of which H is 1, the host controller enters into the asynchronous sleep mode. |
| 12      | HCHalted                        | This bit is set to 0b when the RS bit (USBCMD Register bit[0]) is set to 1b. This bit is set to 1b when the RS bit is cleared to 0b by the host controller to stop the operation due to a software error or internal error.  1 Host controller is halted 0 Host controller is not halted                                                                                                                            |
| [11:6]  | =                               | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                                                                                                      |
| 5       | Interrupt on Async<br>Advance   | The host controller checks the Interrupt on Async Advance Doorbell bit (USBCMD Register bit[6]) after reading the QH. When it is set to 1b, the host controller issues an interrupt at the next interrupt threshold.  This bit is cleared when a 1b is written by S/W. Writing a 0b has no effect.  1 Asynchronous list read interrupt occurred  0 Interrupt not occurred                                           |
| 4       | Host System Error               | This bit is set to 1b when a fatal error (e.g., parity error on the PCI system) occurs in the host controller. When set to 1b, an interrupt is generated. When this error has occurred, the RS bit (USBCMD Register bit[0]) is cleared to 0b to avoid any additional execution of TD.                                                                                                                               |

|   |                                    | This bit is cleared when a 1b is written by S/W. Writing a 0b has no effect.                                                                                                                                                                                                                                                                                   |
|---|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                                    | 1 System error has occurred                                                                                                                                                                                                                                                                                                                                    |
|   |                                    | 0 Interrupt has not been generated                                                                                                                                                                                                                                                                                                                             |
| 3 | Frame List Rollover                | This bit is set to 1b by the host controller when the Frame Index field (FRINDEX Register) returns to 000h from the maximum value. The maximum value is specified by the Frame List Size (USBCMD Register bit[3:2]). This bit is cleared when a 1b is written by S/W. Writing a 0b has no effect.  1 Frame list has returned to 000h                           |
|   |                                    | 0 Frame list has not returned to 000h                                                                                                                                                                                                                                                                                                                          |
| 2 | Port Change Detect                 | This bit is set to 1b by the host controller when the USB bus state of a port in which the Port Owner (PORTSC1 Register bit[13]) is 0b changes (the Force Port Resume bit, Over-Current Change bit, Port Enabled/Disabled Change bit or Connect Status Change bit is set to 1b).  This bit is cleared when a 1b is written by S/W. Writing a 0b has no effect. |
| 1 | USB Error Interrupt<br>(USBERRINT) | This bit is set to 1b by the host controller. When set, an interrupt occurs. This bit is set when an error occurs during USB transaction (e.g., overflow of the error counter).  This bit is cleared when a 1b is written by S/W. Writing a 0b has no effect.  1 Error has occurred during USB transfer  0 Error has not occurred during USB transfer          |
| 0 | USB Interrupt<br>(USBINT)          | This bit is set to 1b when an USB transaction is terminated or when a short packet is received. When set to 1b, an interrupt is generated.  This bit is cleared when a 1b is written by S/W. Writing a 0b has no effect.  1  USB transfer has terminated 0  USB transfer has not terminated                                                                    |

## 4.2.7 USBINTR Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 010 | 28h |    |    |    |    |    |   |   |   |   |                                   |                          |                            |                              |                            |                      |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|-----------------------------------|--------------------------|----------------------------|------------------------------|----------------------------|----------------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5                                 | 4                        | 3                          | 2                            | 1                          | 0                    |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   | R                                 | R                        | R                          | R                            | R                          | R                    |
| IN/ VV |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   | W                                 | W                        | W                          | W                            | W                          | W                    |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   | Interrupt on Async Advance Enable | Host System Error Enable | Frame List Rollover Enable | Port Change Interrupt Enable | USB Error Interrupt Enable | USB Interrupt Enable |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0                                 | 0                        | 0                          | 0                            | 0                          | 0                    |

| Bit    | Symbol                               | Description                                                                                                                                |
|--------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| [31:6] | -                                    | Reserved. (Be sure to write 0b to this field.)                                                                                             |
| 5      | Interrupt on Async Advance<br>Enable | Enables or disables the Interrupt on the Async Advance bit (USBSTS Register bit[5]). The interrupt is cleared by the Async Advance bit.  1 |
| 4      | Host System Error Enable             | Enables or disables the Host System Error bit (USBSTS Register bit[4]). The interrupt is cleared by the Host System Error bit.  1          |
| 3      | Frame List Rollover Enable           | Enables or disables the Frame List Rollover bit (USBSTS Register bit{3}). The interrupt is cleared by the Frame List Rollover bit.  1      |
| 2      | Port Change Interrupt<br>Enable      | Enables or disables the Port Change Detect bit (USBSTS Register bit[2].)  The interrupt is cleared by the Port Change Detect bit.  1       |
| 1      | USB Error Interrupt Enable           | Enables or disables the USBERRINT bit (SBSTS Register bit[1]).  The interrupt is cleared by the USBERRINT bit.  1                          |
| 0      | USB Interrupt Enable                 | Enables or disables the USBINT bit (USBSTS Register bit[0]).  The interrupt is cleared by the USBINT bit.  1 Enabled 0 Disabled            |

#### **FRINDEX Register** 4.2.8

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 010 | 2Ch | l  |        |        |    |    |        |     |      |     |        |    |        |   |   |        |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|--------|--------|----|----|--------|-----|------|-----|--------|----|--------|---|---|--------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13     | 12     | 11 | 10 | 9      | 8   | 7    | 6   | 5      | 4  | 3      | 2 | 1 | 0      |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    | R<br>W | R<br>W |    |    | R<br>W |     |      |     | R<br>W |    | R<br>W |   |   | R<br>W |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |        |        |    |    | F      | ram | e In | dex | 13:0   | 0] |        |   |   |        |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0      | 0      | 0  | 0  | 0      | 0   | 0    | 0   | 0      | 0  | 0      | 0 | 0 | 0      |

| Bit     | Symbol            | Description                                                                                                                                                                                   |
|---------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:14] | -                 | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                |
| [13:0]  | Frame Index[13:0] | This bit is incremented at the end of the microframe.                                                                                                                                         |
|         |                   | The [N:3] indicates the current number of the frame list. (N is specified by the Frame List Size field (USBCMD Register bit[3:2].)                                                            |
|         |                   | This register can be accessed when the host controller is halted (USBSTS Register bit[12], HCHalted = 1b). The value of this register is reflected to the SOF number that is sent to the USB. |

#### 4.2.9 **CTRLDSSEGMENT Register**

| Add        |    |                                       |    |    |    |    |    |    |    |    |    |    |    |     |     | 010 | 30h |      |       |    |    |    |   |   |   |   |   |   |   |   |   |   |
|------------|----|---------------------------------------|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|------|-------|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit        | 31 | 30                                    | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16  | 15  | 14   | 13    | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W        | R  | R R R R R R R R R R R R R R R R R R R |    |    |    |    |    |    |    |    |    |    |    |     |     |     |     |      |       |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Sym<br>bol |    |                                       |    |    |    |    |    |    |    |    |    |    | С  | TRI | _DS | SEC | SME | :NT[ | [31:0 | 0] |    |    |   |   |   |   |   |   |   |   |   |   |
| R          | 0  | 0                                     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0    | 0     | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit    | Symbol              | Description                                                                                                                               |
|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| [31:0] | CTRLDSSEGMENT[31:0] | This register indicates 00000000h since this USB host controller does not support 64-bit addressing. Do not access this register via S/W. |

### 4.2.10 PERIODICLISTBASE Register

| Add    |        |        |    |        |    |    |    |    |        |    |    |    |    |    |    | 010 | 34h    |    |        |        |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|--------|--------|----|--------|----|----|----|----|--------|----|----|----|----|----|----|-----|--------|----|--------|--------|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31     | 30     | 29 | 28     | 27 | 26 | 25 | 24 | 23     | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15     | 14 | 13     | 12     | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R<br>W | R<br>W |    | R<br>W |    |    |    |    | R<br>W |    |    |    |    |    |    |     | R<br>W |    | R<br>W | R<br>W |    |    |   |   |   |   |   |   |   |   |   |   |
| Symbol |        |        |    |        |    |    |    |    | Add    |    |    |    |    |    |    |     |        |    |        | •      |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 0      | 0      | 0  | 0      | 0  | 0  | 0  | 0  | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0      | 0  | 0      | 0      | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit     | Symbol                  | Description                                                                                                                                                                                                                                                                                                                                                                              |
|---------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:12] | BaseAddress(Low)[31:12] | The host controller implements a periodic schedule. The first address of a periodic list on the system memory is specified by S/W. The host controller determines a target frame list by this field and Frame Index field (FRINDEX Register). The periodic list address must be 4-kbyte aligned. Do not change this value during operation. If changed, the operation is not guaranteed. |
| [12:0]  | -                       | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                                                                           |

#### 4.2.11 ASYNCLISTADDR Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |      |    |              |           | 010  | 38h |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|----|----|----|----|----|----|----|----|----|----|----|------|----|--------------|-----------|------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19 | 18           | 17        | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R  | R            | R         | R    | R   | R  | R  | R  | R  | R  | R | R | R | R | R |   |   |   |   |   |
| R/VV   | W  | W  | W  | W  | W  | W  | W  | W  | W  | W  | W  | W    | W  | W            | W         | W    | W   | W  | W  | W  | W  | W  | W | W | W | W | W |   |   |   |   |   |
| Symbol |    |    |    |    |    |    |    |    |    |    | Li | nk F |    | ter I<br>LPL | _ow<br>.) | [31: | 5]  |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0            | 0         | 0    | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit    | Symbol                 | Description                                                                                                                                            |
|--------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:5] | Link Pointer Low[31:5] | This field contains the memory address of the QH of the next asynchronous list to be processed. The asynchronous list address must be 32-byte aligned. |
| [4:0]  | _                      | Reserved. (Be sure to write 0b to this field.)                                                                                                         |

## 4.2.12 CONFIGFLAG Register

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 010 | 60h |    |    |    |    |    |   |   |   |   |   |   |   |   |   |                    |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|--------------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                  |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   | R<br>W             |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   | Configure Flag(CF) |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                  |

| Bit                                                                                                                                                  | Symbol | Description                                     |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------|--|--|--|--|--|--|--|
| [31:1]                                                                                                                                               | -      | Reserved. (Be sure to write 0b to this field.)  |  |  |  |  |  |  |  |
| O Configure Flag(CF)  This bit is set to 1b by S/W at the end of the configuration of the host con This bit is used to control the port assignments. |        |                                                 |  |  |  |  |  |  |  |
|                                                                                                                                                      |        | Port assigned to EHCI     Port assigned to OHCI |  |  |  |  |  |  |  |

## 4.2.13 PORTSC1 Register

| Add    |    |    |    |    |    |    |    |    |    |                                     |                                       |                                  |    |    |                        | 010 | 64h |                             |            |    |    |                  |   |            |         |                   |                     |   |                            |                       |                       |                        |
|--------|----|----|----|----|----|----|----|----|----|-------------------------------------|---------------------------------------|----------------------------------|----|----|------------------------|-----|-----|-----------------------------|------------|----|----|------------------|---|------------|---------|-------------------|---------------------|---|----------------------------|-----------------------|-----------------------|------------------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22                                  | 21                                    | 20                               | 19 | 18 | 17                     | 16  | 15  | 14                          | 13         | 12 | 11 | 10               | 9 | 8          | 7       | 6                 | 5                   | 4 | 3                          | 2                     | 1                     | 0                      |
| R/W    |    |    |    |    |    |    |    |    |    | R                                   | R                                     | R                                | R  | R  | R                      | R   | R   | R                           | R          |    | R  | R                |   | R          | R       | R                 | R                   |   | R                          | R                     | R                     | R                      |
| IX/VV  |    |    |    |    |    |    |    |    |    | W                                   | W                                     | W                                | W  | W  | W                      | W   |     |                             | W          |    |    |                  |   | W          | W       | W                 | W                   |   | W                          | W                     | W                     |                        |
| Symbol |    |    |    |    |    |    |    |    |    | Wake on Over-current Enable(WKOC E) | Wake on Disconnect Enable(WKDSCNNT_E) | Wake on Connect Enable(WKCNNT_E) |    |    | Port lest Control[3:0] |     |     | Port Indicator Control[1:0] | Port Owner |    |    | Line Status[1:0] |   | Port Reset | Suspend | Force Port Resume | Over-current Change |   | Port Enable/Disable Change | Port Enabled/Disabled | Connect Status Change | Current Connect Status |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                                   | 0                                     | 0                                | 0  | 0  | 0                      | 0   | 0   | 0                           | 0          | 0  | 0  | 0                | 0 | 0          | 0       | 0                 | 0                   | 0 | 0                          | 0                     | 0                     | 0                      |

| Bit     | Symbol                                 |        |                                                                 | Description                                                        |                    |
|---------|----------------------------------------|--------|-----------------------------------------------------------------|--------------------------------------------------------------------|--------------------|
| [31:23] | -                                      | Rese   | rved. (Be sure to write 0b to                                   | this field.)                                                       |                    |
| 22      | Wake on Over-current Enable (WKOC_E)   | bit ha | •                                                               | tate is detected as a wakeup ontroller is in operation. This l     | ŭ                  |
| 21      | Wake on Disconnect Enable (WKDSCNNT_E) | bit ha | •                                                               | ction is detected as a wakeup<br>ontroller is in operation. This l | ŭ                  |
| 20      | Wake on Connect Enable (WKCNNT_E)      | this b | •                                                               | n is detected as a wakeup ex<br>st controller is in operation. T   | J                  |
| [19:16] | Port Test Control[3:0]                 |        | rols the test mode. For detail ification Chapter7.              | Is of the test mode, refer to the                                  | ne USB2.0          |
|         |                                        |        | Port Test Control[3:0]                                          | Mode                                                               |                    |
|         |                                        |        | 0000b                                                           | Normal                                                             |                    |
|         |                                        |        | 0001b                                                           | Test_J                                                             |                    |
|         |                                        |        | 0010b                                                           | Test_K                                                             |                    |
|         |                                        |        | 0011b                                                           | Test_SE0_NAK                                                       |                    |
|         |                                        |        | 0100b                                                           | Test_Packet                                                        |                    |
|         |                                        |        | 0101b                                                           | Test_Force_Enable                                                  |                    |
|         |                                        |        | Other                                                           | Reserved                                                           |                    |
| [15:14] | Port Indicator Control[1:0]            |        | ates 0b since this USB host orol. Writing to this bit has no    | controller does not support the                                    | ne Port Indicator  |
| 13      | Port Owner                             |        | bit is set to 1b when CF = 0b<br>ster bit[0]) is changed from 0 | and is cleared when the CF b to 1b.                                | bit (CONFIGFLAG    |
|         |                                        |        | sets this bit to 1b and passes<br>e is not a HS device.         | s the port ownership to OHCl                                       | when the connected |
| 12      | _                                      | Rese   | erved. (Be sure to write 0b to                                  | this field.)                                                       |                    |

| [11:10] | Line Status[1:0]  | This field indicates the D+/D- state of the USB bus. This bit indicates 0b when PP (bit[12]) = 0b.                                                                |
|---------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                   | When a HS device is connected:                                                                                                                                    |
|         |                   | bit11 bit10                                                                                                                                                       |
|         |                   | (D+) (D-) Mode                                                                                                                                                    |
|         |                   | 0b 0b Receiver squelched                                                                                                                                          |
|         |                   | 0b 1b J-State                                                                                                                                                     |
|         |                   | 1b 0b K-State                                                                                                                                                     |
|         |                   | 1b 1b Undefined                                                                                                                                                   |
|         |                   |                                                                                                                                                                   |
|         |                   | When a FS/LS device is connected:                                                                                                                                 |
|         |                   | bit11 bit10 Mode                                                                                                                                                  |
|         |                   | (D+) (D-)                                                                                                                                                         |
|         |                   | 0b 0b SE0 or Open                                                                                                                                                 |
|         |                   | 0b 1b Full-speed Device Attached 1b 0b Low-speed Device Attached                                                                                                  |
|         |                   | 1b 1b Undefined                                                                                                                                                   |
| 9       | _                 | Reserved. (Be sure to write 0b to this field.)                                                                                                                    |
| 8       | Port Reset        | ,                                                                                                                                                                 |
| 0       | Foit Reset        | This bit is set to 1b from 0b when a 1b is written by S/W. When set to 1b, a reset operation defined by the USB 2.0 standard is started. Writing a 0b to this bit |
|         |                   | suspends the reset operation. According to the USB 2.0 standard, S/W must hold                                                                                    |
|         |                   | this bit a 1b until the sequence is completed.                                                                                                                    |
|         |                   | Do not perform the reset operation when HCHalted = 1b (USBSTS Register                                                                                            |
|         |                   | bit[12]). This bit indicates 0b when PP (bit[12])= 0b.                                                                                                            |
|         |                   | 1 Port is being reset                                                                                                                                             |
|         |                   | 0 Port is not being reset                                                                                                                                         |
| 7       | Suspend           | The port state is determined by this bit and the Port Enabled/Disabled bit (bit[2]) as                                                                            |
|         |                   | shown below.                                                                                                                                                      |
|         |                   | PortEnabled/Disabled Suspend Port state                                                                                                                           |
|         |                   | bit bit                                                                                                                                                           |
|         |                   | 0b X Disabled                                                                                                                                                     |
|         |                   | 1b 0b Enabled 1b Suspend                                                                                                                                          |
|         |                   | 10 10 Suspend                                                                                                                                                     |
|         |                   | In the Suspend state, downstream data transmission to a port is stopped. If this bit                                                                              |
|         |                   | is set to 1b during a transfer, the state transition and transmission stop operation                                                                              |
|         |                   | are performed after termination of the current transfer.                                                                                                          |
|         |                   | This bit is cleared to 0b when the Force Port Resume bit (bit[6]) is cleared to 0b by                                                                             |
|         |                   | S/W or when the Port Reset bit (bit[8]) is set to 1b by S/W.                                                                                                      |
|         |                   | This bit indicates 0b when PP (bit[12])= 0b.                                                                                                                      |
|         |                   | 1 Port is in suspend state                                                                                                                                        |
|         |                   | 0 Port is not in suspend state                                                                                                                                    |
| 6       | Force Port Resume | When a state transition from J to K (RemoteWakeUp) is detected in the Suspend                                                                                     |
|         |                   | state, the Port Change Detect bit (USBSTS Register, bit[2]) and this bit are set to                                                                               |
|         |                   | 1b by the host controller. This bit is also set to 1b by S/W when a resume is                                                                                     |
|         |                   | notified. In this case, the Port Change Detect bit is not set.                                                                                                    |
|         |                   | When this bit is 1b, the resume signal (FS-J) is generated on the bus. This bit must                                                                              |
|         |                   | be cleared by S/W after a certain period of time.                                                                                                                 |
|         |                   | When this bit is 1b, writing a 0b returns the port to the HS idle state. After return,                                                                            |
|         |                   | this bit is cleared to 0b automatically.                                                                                                                          |
|         |                   | This bit indicates 0b when PP (bit[12])= 0b.                                                                                                                      |
|         |                   | Port has detected/notified a resume                                                                                                                               |
|         |                   | 0 Port has not detected/notified a resume                                                                                                                         |

| 5 | Over-current Change        | This bit is set to 1b when an overcurrent state is detected. This bit is cleared when a 1b is written. Writing a 0b has no effect.                                                                                             |
|---|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                            | Port changed to overcurrent state                                                                                                                                                                                              |
|   |                            | 0 No change                                                                                                                                                                                                                    |
| 4 |                            | Reserved (This bit needs to be set to 0b.)                                                                                                                                                                                     |
| 3 | Port Enable/Disable Change | This bit is set to 1b when the port is disabled by H/W. This bit is cleared when a 1b is written to this bit. Writing a 0b has no effect.                                                                                      |
|   |                            | This bit indicates 0b when PP (bit[12])= 0b.                                                                                                                                                                                   |
|   |                            | Port enabled/disabled state changed                                                                                                                                                                                            |
|   |                            | 0 No change                                                                                                                                                                                                                    |
| 2 | Port Enabled/Disabled      | The host controller resets a port, enables the port if the connected device is a HS device, and sets this bit to 1b. This bit cannot be set to 1b from S/W.                                                                    |
|   |                            | The host controller disables the port when the port is disconnected or when an error occurs, and clears this bit to 0b. The port is also disabled when a 0b is written to this bit from S/W.                                   |
|   |                            | A write to this bit is not reflected until the port state is actually changed. When a port is disabled, downstream data transmission to the port is stopped. This bit indicates 0b when PP (bit[12])= 0b.                      |
|   |                            | 1 Port enabled                                                                                                                                                                                                                 |
|   |                            | 0 Port disabled                                                                                                                                                                                                                |
| 1 | Connect Status Change      | This bit indicates that the status of the Current Connect Status bit (bit[0]) has been changed. This bit is cleared when a 1b is written to this bit. Writing a 0b has no effect. This bit indicates 0b when PP (bit[12])= 0b. |
|   |                            | 1 Current Connect Status changed                                                                                                                                                                                               |
|   |                            | 0 No change                                                                                                                                                                                                                    |
| 0 | Current Connect Status     | This bit indicates the current connection state of the port.                                                                                                                                                                   |
|   |                            | This bit indicates 0b when PP (bit[12])= 0b.                                                                                                                                                                                   |
|   |                            | 1 Device is connected to the port                                                                                                                                                                                              |
|   |                            | Device is not connected to the port                                                                                                                                                                                            |

# 4.3 OHCI PCI Configuration Registers

## 4.3.1 Offset 00h (Vendor ID, Device ID)

| Add    |    |    |                                 |    |    |    |    |    |    |    |    |    |    |    |    | 100 | 00h |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|----|----|---------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31 | 30 | 29                              | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R  | R  | R                               | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R  | R  | R  | R  | R  | R | R | R | R | R | R | R | R | R | R |
| Symbol |    |    | Device ID[15:0] Vendor ID[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 0  | 0  | 0                               | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |

| Bit     | Symbol          | Description                                                                                                                                                                                  |
|---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16] | DEVICE_ID[15:0] | Indicates the device type. This is used to select a driver that operates the device on PCI standard. This is not necessary for built-in host system.                                         |
| [15:0]  | VENDOR_ID[15:0] | Indicates the vendor of the device. This is used to select a driver that operates the device on PCI standard. This is not needed for the embedded host. When read, this field returns 1033h. |

### 4.3.2 Offset 04h (Command, Status)

| Add    |                       |                       |                       |                       |                       |    |                    |                            |         |    |    |                   |    |    |    | 100 | 04h |    |    |    |    |    |                          |             |                    |                       |                   |                                    |               |            |              |   |
|--------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|----|--------------------|----------------------------|---------|----|----|-------------------|----|----|----|-----|-----|----|----|----|----|----|--------------------------|-------------|--------------------|-----------------------|-------------------|------------------------------------|---------------|------------|--------------|---|
| Bit    | 31                    | 30                    | 29                    | 28                    | 27                    | 26 | 25                 | 24                         | 23      | 22 | 21 | 20                | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9                        | 8           | 7                  | 6                     | 5                 | 4                                  | 3             | 2          | 1            | ( |
| R/W    | R                     | R                     | R                     | R                     | R                     | R  | R                  | R                          | R       |    |    | R                 |    |    |    |     |     |    |    |    |    |    | R                        | R           | R                  | R                     | R                 | R                                  | R             | R          | R            | F |
| IX/VV  | W                     | W                     | W                     | W                     | W                     |    |                    | W                          |         |    |    |                   |    |    |    |     |     |    |    |    |    |    |                          | W           |                    | W                     |                   | W                                  |               | W          | W            | L |
| Symbol | Detected Parity Error | Signaled System Error | Received Master Abort | Received Target Abort | Signaled Target Abort | ;  | Devsel Timing[1:0] | Data Parity Error Detected | Back to |    |    | Capabilities List |    |    |    |     |     |    |    |    |    |    | Fast Back to Back Enable | SERR Enable | Wait Cycle Control | Parity Error Response | VGA Palette Snoop | Memory Write and Invalidate Enable | Special Cycle | Bus Master | Memory Space |   |
| R      | 0                     | 0                     | 0                     | 0                     | 0                     | 0  | 1                  | 0                          | 0       | 0  | 0  | 1                 | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0                        | 0           | 0                  | 0                     | 0                 | 0                                  | 0             | 0          | 0            | ( |

| Bit     | Symbol                        | Description                                                                                                                                                                                                                         |
|---------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | Detected Parity Error         | Parity error status bit                                                                                                                                                                                                             |
|         |                               | This bit is set when an address error or data parity error occurs. This bit is cleared when a 1b is written from the PCI bus.                                                                                                       |
| 30      | Signaled System               | SERR status bit                                                                                                                                                                                                                     |
|         | Error                         | This bit is set when a system error occurs. This bit is cleared when a 1b is written from the PCI bus.                                                                                                                              |
| 29      | Received Master               | Master-Master Abort status bit                                                                                                                                                                                                      |
|         | Abort                         | This bit is set when a master operation is terminated by the master abort. This bit is cleared when a 1b is written from the PCI bus.                                                                                               |
| 28      | Received Target Abort         | Master-Target Abort status bit                                                                                                                                                                                                      |
|         |                               | This bit is set when a master operation is terminated by the target abort. This bit is cleared when a 1b is written from the PCI bus.                                                                                               |
| 27      | Signaled Target Abort         | Slave-Target Abort status bit                                                                                                                                                                                                       |
|         |                               | This bit is set when a slave operation is terminated by the target abort. This bit is cleared when a 1b is written from the PCI bus.                                                                                                |
| [26:25] | Devsel Timing[1:0]            | Indicates the response time of DEVSEL. This bit is fixed to 01b (middle speed).                                                                                                                                                     |
| 24      | Data Parity Error<br>Detected | This bit is set when a parity error occurs during a master operation. This bit is cleared when a 1b is written from the PCI bus. When the Parity Error Response bit (Command Register) is set to Disabled, this bit is fixed to 0b. |
| 23      | Fast Back to Back Capable     | Indicates whether the fast back-to-back is supported. Fixed to 0b since the fast back-to-back is not supported.                                                                                                                     |
| [22:21] | -                             | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                      |
| 20      | Capabilities List             | Indicates that the Power Management mode is supported. Fixed to 1b.                                                                                                                                                                 |
| [19:10] | -                             | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                      |
| 9       | Fast Back to Back             | Fast Back-to-Back Enable bit                                                                                                                                                                                                        |
|         | Enable                        | This bit is fixed to 0b since the host controller does not support the fast back-to-back.                                                                                                                                           |

Registers USB2.0 Host Controller

| 8 | SERR Enable           | SERR Enable bit                                                                                                                                                                       |
|---|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                       | When this bit is set to 1, a system error is transmitted by the SERR signal.                                                                                                          |
| 7 | Wait Cycle Control    | Wait Cycle Control Enable bit                                                                                                                                                         |
|   |                       | This bit is fixed to 0b since the host controller does not support the Address/Data Stepping.                                                                                         |
| 6 | Parity Error Response | Parity Error Response Enable bit                                                                                                                                                      |
|   |                       | When this bit is set to 1b, parity error check is performed.                                                                                                                          |
| 5 | VGA Palette Snoop     | VGA Pallete Snoop Enable bit                                                                                                                                                          |
|   |                       | This bit is fixed to 0b since the host controller does not support the VGA Palette Snoop.                                                                                             |
| 4 | Memory Write and      | Memory Write and Invalidate Enable bit                                                                                                                                                |
|   | Invalidate Enable     | This bit is fixed to 0b since the host controller does not support the Memory Write and Invalidate.                                                                                   |
| 3 | Special Cycle         | Special Cycle Enable bit                                                                                                                                                              |
|   |                       | This bit is fixed to 0b since the host controller does not support the Special Cycle.                                                                                                 |
| 2 | Bus Master            | Bus Master Enable bit                                                                                                                                                                 |
|   |                       | This bit enables a master access to the PCI bus. This bit must be set to 1b when accessing the SRAM of the system bus. This bit must be set at initialization of the host controller. |
| 1 | Memory Space          | Memory Space Access Enable bit                                                                                                                                                        |
|   |                       | This bit enables a memory access on PCI standard. This bit must be set to 1b when performing a register access. This bit must be set at initialization of the host controller.        |
| 0 | I/O Space             | I/O Space Access Enable bit                                                                                                                                                           |
|   |                       | This bit is fixed to 0b since the host controller does not accept I/O access.                                                                                                         |

### 4.3.3 Offset 08h (Revision ID, Class Code)

| Add    |    |            |    |    |    |    |    |    |    |    |    |     |     |    |    | 100 | 08h |    |      |       |      |       |   |   |   |   |   |   |   |   |   |   |
|--------|----|------------|----|----|----|----|----|----|----|----|----|-----|-----|----|----|-----|-----|----|------|-------|------|-------|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31 | 30         | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16  | 15  | 14 | 13   | 12    | 11   | 10    | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R  | R          | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R  | R  | R   | R   | R  | R    | R     | R    | R     | R | R | R | R | R | R | R | R | R | R |
|        |    |            |    |    |    |    |    |    |    |    | CI | ass | Cod | de |    |     |     |    |      |       |      |       |   |   |   |   |   |   |   |   |   |   |
| Symbol |    | Class Code |    |    |    |    |    |    |    |    |    |     |     |    |    |     |     | l  | Revi | isior | n ID | [7:0] |   |   |   |   |   |   |   |   |   |   |
| R      | 0  | 0          | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 1  | 1   | 0   | 0  | 0    | 1     | 0    | 0     | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |

| Bit     | Symbol               | Description                                                                                          |
|---------|----------------------|------------------------------------------------------------------------------------------------------|
| [31:24] | Base Class[7:0]      | Identifies the base class on PCI standard. Indicates 0Ch that is a serial peripheral bus controller. |
| [23:16] | Sub Class[7:0]       | Identifies the sub class on PCI standard. Indicates 03h that is a USB device.                        |
| [15:8]  | Programming I/F[7:0] | Identifies the programming interface on PCI standard. Indicates 10h that is the OHCI.                |
| [7:0]   | Revision ID[7:0]     | Identifies the revision of the host controller. This field is fixed to 42h.                          |

#### 4.3.4 Offset 0Ch (Cache Line Size, Latency Timer, Header Type, BIST)

| Add    |                                                               |    |    |    |    |    |    |    |    |    |    |    |    |      |      | 100 | 0Ch    |        |    |        |    |        |   |   |        |        |        |   |        |        |        |        |
|--------|---------------------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|------|------|-----|--------|--------|----|--------|----|--------|---|---|--------|--------|--------|---|--------|--------|--------|--------|
| Bit    | 31                                                            | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17   | 16  | 15     | 14     | 13 | 12     | 11 | 10     | 9 | 8 | 7      | 6      | 5      | 4 | 3      | 2      | 1      | 0      |
| R/W    | R                                                             | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    |     | R<br>W | R<br>W |    | R<br>W |    | R<br>W | R | R | R<br>W | R<br>W | R<br>W |   | R<br>W | R<br>W | R<br>W | R<br>W |
| Symbol | mbol BIST[7:0] Header Type[7:0] Latency Timer[7:0] Cache Line |    |    |    |    |    |    |    |    |    |    |    |    | e Si | ze[7 | ː0] |        |        |    |        |    |        |   |   |        |        |        |   |        |        |        |        |
| R      | 0                                                             | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0   | 0      | 0      | 0  | 0      | 1  | 0      | 0 | 0 | 0      | 1      | 0      | 0 | 0      | 0      | 1      | 0      |

| Bit     | Symbol               | Description                                                                                                                                                                                           |
|---------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:24] | BIST[7:0]            | For self test. Indicates 00h.                                                                                                                                                                         |
| [23:16] | Header Type[7:0]     | This field is for reporting the header type to the system. The bit[22:16] is fixed to 0 since the header type is Type0, and the bit[23] is fixed to 0 since a multi-function device is not supported. |
| [15:8]  | Latency Timer[7:0]   | This field is for reporting the Latency Timer to the system. The lowest two bits are fixed to 00b.                                                                                                    |
| [7:0]   | Cache Line Size[7:0] | This field is for reporting the Cache Line Size to the system.                                                                                                                                        |

### 4.3.5 Offset 10h (OHCI Base Address)

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |      |      |      | 100 | 10h   |    |    |    |    |    |   |   |   |   |   |   |              |      |           |                        |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|------|------|------|-----|-------|----|----|----|----|----|---|---|---|---|---|---|--------------|------|-----------|------------------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19   | 18   | 17   | 16  | 15    | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3            | 2    | 1         | 0                      |
| R/W    | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R    | R   | R     | R  | R  | R  | R  | R  | R | R | R | R | R | R | R            | R    | R         | R                      |
| K/VV   | W  | W  | W  | W  | W  | W  | W  | W  | W  | W  | W  | W  | W    | W    | W    | W   | W     | W  | W  | W  |    |    |   |   |   |   |   |   |              |      |           |                        |
| Symbol |    |    |    |    |    |    |    |    |    |    | C  | НС | l Ba | se / | Addı | ess | [31:4 | 4] |    |    |    |    |   |   |   |   |   |   | Prefetchable | 70 Z | lype[1:0] | Memory Space Indicator |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0   | 0     | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0            | 0    | 0         | 0                      |

| Bit    | Symbol                      | Description                                                                                                                                                                                        |
|--------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:4] | OHCI Base Address<br>[31:4] | The bit[31:12] identifies the address of the Operation register. Set the base address of the Operation register that is predefined by the system at initialization. The bit[11:4] is fixed to 00h. |
| 3      | Prefetchable                | Indicates that the field specified by the base address is the memory space. This bit is fixed to 0b indicating that this field is not prefetchable.                                                |
| [2:1]  | Type[1:0]                   | Base address type field Indicates that the OHCl base address is an arbitrary position in the 32-bit space.                                                                                         |
| 0      | Memory Space<br>Indicator   | Indicates that the field specified by the base address is the memory space. Fixed to 0b.                                                                                                           |

#### 4.3.6 Offset 2Ch (USB host controller Vendor ID, USB host controller ID)

| Add    |                                              |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 100 | 2Ch |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|----------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31                                           | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R                                            | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R  | R  | R  | R  | R  | R | R | R | R | R | R | R | R | R | R |
| Symbol | Subsystem ID[15:0] Subsystem Vendor ID[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 0                                            | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 1   | 0   | 0  | 0  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |

| Bit     | Symbol                    | Description                                                                                                                                             |
|---------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16] | Subsystem ID[15:0]        | Indicates the device type. This is used to select a driver that operates the device on PCI standard. This is not needed for the embedded host.          |
| [15:0]  | Subsystem Vendor ID[15:0] | Indicates the vendor of the device. This is used to select a driver that operates the device on PCI standard. This is not needed for the embedded host. |

### 4.3.7 Offset 34h (Capability Pointer)

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 100 | 34h |    |    |    |    |    |   |   |   |     |      |        |      |       |      |   |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|-----|------|--------|------|-------|------|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5    | 4      | 3    | 2     | 1    | 0 |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   | R | R   | R    | R      | R    | R     | R    | R |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   | Cap | oabi | lity I | Poin | ter[7 | 7:0] |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 1   | 0    | 0      | 0    | 0     | 0    | 0 |

| Bit    | Symbol                  | Description                                                                                  |
|--------|-------------------------|----------------------------------------------------------------------------------------------|
| [31:8] | -                       | Reserved.                                                                                    |
| [7:0]  | Capability Pointer[7:0] | Points to the Capability Identifier. Indicates 40h since it is assigned to 40h in this core. |

#### 4.3.8 Offset 3Ch (Interrupt Line, Interrupt Pin, Min gnt, Max Latency)

| Add    |    |    |      |      |      |       |    |    |    |    |    |     |      |     |    | 100 | 3Ch |    |      |      |     |      |   |   |        |    |        |     |      |        |    |        |
|--------|----|----|------|------|------|-------|----|----|----|----|----|-----|------|-----|----|-----|-----|----|------|------|-----|------|---|---|--------|----|--------|-----|------|--------|----|--------|
| Bit    | 31 | 30 | 29   | 28   | 27   | 26    | 25 | 24 | 23 | 22 | 21 | 20  | 19   | 18  | 17 | 16  | 15  | 14 | 13   | 12   | 11  | 10   | 9 | 8 | 7      | 6  | 5      | 4   | 3    | 2      | 1  | 0      |
| R/W    | R  | R  | R    | R    | R    | R     | R  | R  | R  | R  | R  | R   | R    | R   | R  | R   | R   | R  | R    | R    | R   | R    | R | R | R<br>W |    | R<br>W |     |      | R<br>W |    | R<br>W |
| Symbol |    | N  | /lax | Late | ency | /[7:C | )] |    |    |    | Mi | n G | nt[7 | :0] |    |     |     | ı  | nter | rupt | Pin | [7:0 | ] |   |        | lr | nterr  | upt | Line | e[7:0  | )] |        |
| R      | 0  | 0  | 1    | 0    | 1    | 0     | 1  |    |    |    |    |     |      |     |    |     |     |    | 0    |      |     |      |   |   |        |    |        |     |      |        |    |        |

| Bit     | Symbol              | Description                                                           |
|---------|---------------------|-----------------------------------------------------------------------|
| [31:24] | Max Latency[7:0]    | Indicates the maximum latency. Fixed to 2Ah.                          |
| [23:16] | Min Gnt[7:0]        | Indicates the minimum grant time. Fixed to 01h.                       |
| [15:8]  | Interrupt Pin[7:0]  | Indicates the interrupt output pin. Fixed to 01h indicating the INTA. |
| [7:0]   | Interrupt Line[7:0] | Indicates the interrupt line. Do not change the default value '00h'.  |

#### 4.3.9 Offset 40h (Capability Identifier, Next Item Pointer, Power Management Capabilities)

| Add    |    |      |     |       |              |            |            |     |                   |    |      |       |         |    |             | 100  | 40h |     |        |      |      |       |      |   |   |     |      |        |      |       |       |   |
|--------|----|------|-----|-------|--------------|------------|------------|-----|-------------------|----|------|-------|---------|----|-------------|------|-----|-----|--------|------|------|-------|------|---|---|-----|------|--------|------|-------|-------|---|
| Bit    | 31 | 30   | 29  | 28    | 27           | 26         | 25         | 24  | 23                | 22 | 21   | 20    | 19      | 18 | 17          | 16   | 15  | 14  | 13     | 12   | 11   | 10    | 9    | 8 | 7 | 6   | 5    | 4      | 3    | 2     | 1     | 0 |
| R/W    | R  | R    | R   | R     | R            | R          | R          | R   | R                 | R  | R    | R     | R       | R  | R           | R    | R   | R   | R      | R    | R    | R     | R    | R | R | R   | R    | R      | R    | R     | R     | R |
|        |    |      |     | Р     | owe          | er M       | ana        | gen | nent              | Ca | pabi | litie | s       |    |             |      |     |     |        |      |      |       |      |   |   |     |      |        |      |       |       |   |
| Symbol |    | 1E S | upp | ort[4 | <b>1</b> :0] | D2 Support | D1 Support |     | AUX<br>rren<br>0] |    | DSI  |       | PME CLK |    | rsior<br>0] | ո[2: |     | Nex | xt Ite | em f | Poin | ter[ī | 7:0] |   | Ó | Сар | abil | ity lo | dent | ifier | [7:0] |   |
| R      | 0  | 1    | 1   | 1     | 1            | 0          | 1          | 0   | 0                 | 0  | 0    | 0     | 0       | 0  | 1           | 0    | 0   | 0   | 0      | 0    | 0    | 0     | 0    | 0 | 0 | 0   | 0    | 0      | 0    | 0     | 0     | 1 |

| Bit     | Symbol                     | Description                                                                                                                                     |
|---------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | PME Support[4:0]           | Indicates whether to support the D3 Cold state. This field is fixed to 0b since the D3 Cold state is not supported.                             |
| [30:27] |                            | Indicates that the PME interrupt is supported in all the states (D0-D3) of the PCI power state. Fixed to 1111b.                                 |
| 26      | D2 Support                 | Indicates that the PCI power state D2 is supported. Fixed to 1.                                                                                 |
| 25      | D1 Support                 | Indicates that the PCI power state D1 is supported. Fixed to 1.                                                                                 |
| [24:22] | Aux Current[2:0]           | The PME interrupt from the D3 Cold state is not supported. Fixed to 000b.                                                                       |
| 21      | DSI                        | Indicates that a specific initialization is not necessary on using power management. Fixed to 0b.                                               |
| 20      | -                          | Reserved.                                                                                                                                       |
| 19      | PME CLK                    | Indicates that the PCICLK is not necessary to generate the U2H_PME_INT interrupt. Fixed to 0b.                                                  |
| [18:16] | Version[2:0]               | Indicates the version of the Power Management. This field is fixed to 010b indicating the implemented circuit structure in the host controller. |
| [15:8]  | Next Item Pointer[7:0]     | Indicates that the next item does not exist. Fixed to 00h.                                                                                      |
| [7:0]   | Capability Identifier[7:0] | Indicates the Power Management Register ID. Fixed to 01h.                                                                                       |

### 4.3.10 Offset 44h (Power Management Control/Status, PMCSR Bridge Support Extensions)

| Add    |    |    |    |      |      |    |    |    |             |       |    |              |    |    |    | 100 | 44h        |    |                 |    |    |                  |   |            |              |   |    |   |   |   |        |                  |
|--------|----|----|----|------|------|----|----|----|-------------|-------|----|--------------|----|----|----|-----|------------|----|-----------------|----|----|------------------|---|------------|--------------|---|----|---|---|---|--------|------------------|
| Bit    | 31 | 30 | 29 | 28   | 27   | 26 | 25 | 24 | 23          | 22    | 21 | 20           | 19 | 18 | 17 | 16  | 15         | 14 | 13              | 12 | 11 | 10               | 9 | 8          | 7            | 6 | 5  | 4 | 3 | 2 | 1      | 0                |
| R/W    | R  | R  | R  | R    | R    | R  | R  | R  | R           | R     | R  | R            | R  | R  | R  | R   | R<br>W     | R  | R               | R  | R  | R                | R | R<br>W     | R            | R | R  | R | R | R | R<br>W | R<br>W           |
|        |    |    |    | Da   | ata  |    |    |    |             |       |    | CSR<br>ort E |    | Ü  | ns |     |            |    |                 |    |    |                  |   |            | nage<br>/Sta |   | nt |   |   |   |        |                  |
| Symbol |    |    | [  | Data | [7:0 | ]  |    |    | BPCC Enable | B2 B3 |    |              |    |    |    |     | PME Status |    | Data Scale[1:0] |    | ;  | Data Select[3:0] |   | PME Enable |              |   |    |   |   |   | 0.71   | Power State[1:0] |
| R      | 0  | 0  | 0  | 0    | 0    | 0  | 0  | 0  | 0           | 0     | 0  | 0            | 0  | 0  | 0  | 0   | 0          | 0  | 0               | 0  | 0  | 0                | 0 | 0          | 0            | 0 | 0  | 0 | 0 | 0 | 0      | 0                |

| Bit     | Symbol           | Description                                                                                                                                                        |
|---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:24] | Data[7:0]        | Indicates 00h. This field is optional on PCI standard and is not supported by the host controller.                                                                 |
| 23      | BPCC Enable      | Indicates 0b. This bit is for Bridge and is not supported by the host controller.                                                                                  |
| 22      | B2_B3            | Indicates 0b. This bit is for Bridge and is not supported by the host controller.                                                                                  |
| [21:16] | -                | Reserved. (Be sure to write 0b to this field.)                                                                                                                     |
| 15      | PME Status       | Indicates the PME interrupt status. This bit is set to 1b when the PME interrupt condition is generated. This bit is cleared to 0b by writing 1b from the PCI bus. |
| [14:13] | Data Scale[1:0]  | Indicates 00b. This field is optional on PCI standard and is not supported by the host controller.                                                                 |
| [12:9]  | Data Select[3:0] | Indicates 0h. This field is optional on PCI standard and is not supported by the host controller.                                                                  |
| 8       | PME Enable       | This bit specifies whether to use the external pin PME. When set to 1b, a PME interrupt is generated by a return from the Power Management.                        |
| [7:2]   | -                | Reserved. (Be sure to write 0b to this field.)                                                                                                                     |
| [1:0]   | Power State[1:0] | Indicates the power status of the PCI. The corresponding states are as follows.    00b                                                                             |

# 4.4 EHCI PCI Configuration Registers

## 4.4.1 Offset 00h (Vendor ID, Device ID)

| Add    |    |    |    |    |    |    |     |     |      |      |    |    |    |    |    | 101 | 00h |    |    |    |    |    |     |     |      |      |   |   |   |   |   |   |
|--------|----|----|----|----|----|----|-----|-----|------|------|----|----|----|----|----|-----|-----|----|----|----|----|----|-----|-----|------|------|---|---|---|---|---|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25  | 24  | 23   | 22   | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9   | 8   | 7    | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R  | R  | R  | R  | R  | R  | R   | R   | R    | R    | R  | R  | R  | R  | R  | R   | R   | R  | R  | R  | R  | R  | R   | R   | R    | R    | R | R | R | R | R | R |
| Symbol |    |    |    |    |    |    | Dev | ice | ID[1 | 5:0] |    |    |    |    |    |     |     |    |    |    |    | ,  | Ven | dor | ID[1 | 5:0] |   |   |   |   |   |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 1    | 1    | 1  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 1  | 0  | 0  | 0   | 0   | 0    | 0    | 1 | 1 | 0 | 0 | 1 | 1 |

| Bit     | Symbol          | Description                                                                                                                                             |
|---------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16] | Device ID[15:0] | Indicates the devide type. This is used to select a driver that operates the device on PCI standard. This is not needed for the embedded host.          |
| [15:0]  | Vendor ID[15:0] | Indicates the vendor of the device. This is used to select a driver that operates the device on PCI standard. This is not needed for the embedded host. |

### 4.4.2 Offset 04h (Command, Status)

| Add    |                       |                       |                       |                       |                       |    |                    |                            |                           |    |               |                   |    |    |    | 101 | 04h |    |    |    |    |    |                          |             |                    |                       |                   |                                    |               |            |              |           |
|--------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|----|--------------------|----------------------------|---------------------------|----|---------------|-------------------|----|----|----|-----|-----|----|----|----|----|----|--------------------------|-------------|--------------------|-----------------------|-------------------|------------------------------------|---------------|------------|--------------|-----------|
| Bit    | 31                    | 30                    | 29                    | 28                    | 27                    | 26 | 25                 | 24                         | 23                        | 22 | 21            | 20                | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9                        | 8           | 7                  | 6                     | 5                 | 4                                  | 3             | 2          | 1            | 0         |
| R/W    | R                     | R                     | R                     | R                     | R                     | R  | R                  | R                          | R                         |    | R             | R                 |    |    |    |     |     |    |    |    |    |    | R                        | R           | R                  | R                     | R                 | R                                  | R             | R          | R            | R         |
| K/VV   | W                     | W                     | W                     | W                     | W                     |    |                    | W                          |                           |    |               |                   |    |    |    |     |     |    |    |    |    |    |                          | W           |                    | W                     |                   | W                                  |               | W          | W            |           |
| Symbol | Detected Parity Error | Signaled System Error | Received Master Abort | Received Target Abort | Signaled Target Abort | ;  | Devsel Timing[1:0] | Data Parity Error Detected | Fast Back to Back Capable |    | 66MHz Capable | Capabilities List |    |    |    |     |     |    |    |    |    |    | Fast Back to Back Enable | SERR Enable | Wait Cycle Control | Parity Error Response | VGA Palette Snoop | Memory Write and Invalidate Enable | Special Cycle | Bus Master | Memory Space | I/O Space |
| R      | 0                     | 0                     | 0                     | 0                     | 0                     | 0  | 1                  | 0                          | 0                         | 0  | 0             | 1                 | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0                        | 0           | 0                  | 0                     | 0                 | 0                                  | 0             | 0          | 0            | 0         |

| Bit     | Symbol                        | Description                                                                                                                                                                                                                         |
|---------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | Detected Parity Error         | Parity error status bit                                                                                                                                                                                                             |
|         |                               | This bit is set when an address error or data parity error occurs. This bit is cleared when a 1b is written from the PCI bus.                                                                                                       |
| 30      | Signaled System               | SERR status bit                                                                                                                                                                                                                     |
|         | Error                         | This bit is set when a system error occurs. This bit is cleared when a 1b is written from the PCI bus.                                                                                                                              |
| 29      | Received Master               | Master-Master Abort status bit                                                                                                                                                                                                      |
|         | Abort                         | This bit is set when a master operation is terminated by the master abort. This bit is cleared when a 1b is written from the PCI bus.                                                                                               |
| 28      | Received Target Abort         | Master-Target Abort status bit                                                                                                                                                                                                      |
|         |                               | This bit is set when a master operation is terminated by the target abort. This bit is cleared by writing a 1b from the PCI bus.                                                                                                    |
| 27      | Signaled Target Abort         | Slave-Target Abort status bit                                                                                                                                                                                                       |
|         |                               | This bit is set when a slave operation is terminated by the target abort. This bit is cleared when a 1b is written from the PCI bus.                                                                                                |
| [26:25] | Devsel Timing[1:0]            | Indicates the response time of the DEVSEL. This bit is fixed to 01b (middle speed).                                                                                                                                                 |
| 24      | Data Parity Error<br>Detected | This bit is set when a parity error occurs during a master operation. This bit is cleared when a 1b is written from the PCI bus. When the Parity Error Response bit (Command Register) is set to Disabled, this bit is fixed to 0b. |
| 23      | Fast Back to Back Capable     | Indicates whether the fast back-to-back is supported. Fixed to 0b since the fast back-to-back is not supported.                                                                                                                     |
| 22      | =                             | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                      |
| 21      | 66Mhz Capable                 | Indicates whether to be operatable at 66 MHz. Fixed to 0b since only 33 MHz is supported.                                                                                                                                           |
| 20      | Capabilities List             | Indicates that the Power Management mode is supported. Fixed to 1b.                                                                                                                                                                 |
| [19:10] | -                             | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                      |
| 9       | Fast Back to Back             | Fast Back-to-Back Enable bit                                                                                                                                                                                                        |

Registers USB2.0 Host Controller

|   | Enable                | Fixed to 0b since the host controller does not support the fast back-to-back.                                                                                                         |
|---|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8 | SERR Enable           | SERR Enable bit                                                                                                                                                                       |
|   |                       | Set to 1b to enable the SERR signal to report a system error.                                                                                                                         |
| 7 | Wait Cycle Control    | Wait Cycle Control Enable bit                                                                                                                                                         |
|   |                       | This bit is fixed to 0b since the host controller does not support the Address/Data Stepping.                                                                                         |
| 6 | Parity Error Response | Parity Error Response Enable bit                                                                                                                                                      |
|   |                       | When this bit is set to 1b, parity error check is performed.                                                                                                                          |
| 5 | VGA Palette Snoop     | VGA Palette Snoop Enable bit                                                                                                                                                          |
|   |                       | This bit is fixed to 0b since the host controller does not support the VGA Palette Snoop.                                                                                             |
| 4 | Memory Write and      | Memory Write and Invalidate Enable bit                                                                                                                                                |
|   | Invalidate Enable     | This bit is fixed to 0b since the host controller does not support the Memory Write and Invalidate.                                                                                   |
| 3 | Special Cycle         | Special Cycle Enable bit. This bit is fixed to 0b since the host controller does not support the Special Cycle.                                                                       |
| 2 | Bus Master            | Bus Master Enable bit                                                                                                                                                                 |
|   |                       | This bit enables a master access to the PCI bus. This bit must be set to 1b when accessing the SRAM of the system bus. This bit must be set at initialization of the host controller. |
| 1 | Memory Space          | Memory Space Access Enable bit                                                                                                                                                        |
|   |                       | This bit enables a memory access on PCI standard. This bit must be set to 1b when performing a register access. This bit must be set at initialization of the host controller.        |
| 0 | I/O Space             | I/O Space Access Enable bit                                                                                                                                                           |
|   |                       | This bit is fixed to 0b since the host controller does not accept I/O access.                                                                                                         |

### 4.4.3 Offset 08h (Revision ID, Class Code)

| Add    |    |    |      |     |       |     |    |    |    |    |     |      |       |    |    | 101 | 08h |     |      |      |       |       |    |   |                  |   |   |   |   |   |   |   |
|--------|----|----|------|-----|-------|-----|----|----|----|----|-----|------|-------|----|----|-----|-----|-----|------|------|-------|-------|----|---|------------------|---|---|---|---|---|---|---|
| Bit    | 31 | 30 | 29   | 28  | 27    | 26  | 25 | 24 | 23 | 22 | 21  | 20   | 19    | 18 | 17 | 16  | 15  | 14  | 13   | 12   | 11    | 10    | 9  | 8 | 7                | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R  | R  | R    | R   | R     | R   | R  | R  | R  | R  | R   | R    | R     | R  | R  | R   | R   | R   | R    | R    | R     | R     | R  | R | R                | R | R | R | R | R | R | R |
|        |    |    |      |     |       |     |    |    |    |    | CI  | ass  | Cod   | de |    |     |     |     |      |      |       |       |    |   |                  |   |   |   |   |   |   |   |
| Symbol |    | Ī  | Base | Cla | .ss[7 | :0] |    |    |    |    | Sub | Clas | ss[7: | 0] |    |     |     | Pro | gran | nmir | ng I/ | F[7:0 | 0] |   | Revision ID[7:0] |   |   |   |   |   |   |   |
| R      | 0  | 0  | 0    | 0   | 1     | 1   | 0  | 0  | 0  | 0  | 0   | 0    | 0     | 0  | 1  | 1   | 0   | 0   | 1    | 0    | 0     | 0     | 0  | 0 | 0                | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

| Bit     | Symbol               | Description                                                                                          |
|---------|----------------------|------------------------------------------------------------------------------------------------------|
| [31:24] | Base Class[7:0]      | Identifies the base class on PCI standard. Indicates 0Ch that is a serial peripheral bus controller. |
| [23:16] | Sub Class[7:0]       | Identifies the sub class on PCI standard. Indicates 03h that is a USB device.                        |
| [15:8]  | Programming I/F[7:0] | Identifies the programming interface on PCI standard. Indicates 20h that is the EHCI.                |
| [7:0]   | Revision ID[7:0]     | Identifies the revision of the host controller. This field is fixed to 01h.                          |

#### 4.4.4 Offset 0Ch (Cache Line Size, Latency Timer, Header Type, BIST)

| Add  |                                                                       |    |    |    |    |    |    |    |    |      |    |    |    |    |    |    | 101 | 0Ch    |        |    |        |    |        |   |   |   |        |        |   |        |        |        |        |
|------|-----------------------------------------------------------------------|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|-----|--------|--------|----|--------|----|--------|---|---|---|--------|--------|---|--------|--------|--------|--------|
| Bit  | 3                                                                     | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15     | 14     | 13 | 12     | 11 | 10     | 9 | 8 | 7 | 6      | 5      | 4 | 3      | 2      | 1      | 0      |
| R/W  |                                                                       | R  | R  | R  | R  | R  | R  | R  | R  | R    | R  | R  | R  | R  | R  | R  |     | R<br>W | R<br>W |    | R<br>W |    | R<br>W | R | R |   | R<br>W | R<br>W |   | R<br>W | R<br>W | R<br>W | R<br>W |
| Symb | ol BIST[7:0] Header Type[7:0] Latency Timer[7:0] Cache Line Size[7:0] |    |    |    |    |    |    |    |    | ':0] |    |    |    |    |    |    |     |        |        |    |        |    |        |   |   |   |        |        |   |        |        |        |        |
| R    | (                                                                     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0      | 1      | 0  | 0      | 0  | 1      | 0 | 0 | 0 | 0      | 0      | 0 | 0      | 0      | 0      | 0      |

| Bit     | Symbol               | Description                                                                                                                                                                                           |
|---------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:24] | BIST[7:0]            | For self test. Indicates 00h.                                                                                                                                                                         |
| [23:16] | Header Type[7:0]     | This field is for reporting the header type to the system. The bit[22:16] is fixed to 0 since the header type is Type0, and the bit[23] is fixed to 0 since a multi-function device is not supported. |
| [15:8]  | Latency Timer[7:0]   | This field is for reporting the Latency Timer to the sytem. The lowest two bits are fixed to 00b.                                                                                                     |
| [7:0]   | Cache Line Size[7:0] | This field is for reporting the Cache Line Size to the system.                                                                                                                                        |

### 4.4.5 Offset 10h (EHCI Base Address)

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |      |      | 101 | 10h  |    |    |    |    |    |   |   |   |   |   |   |              |        |           |                        |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|-----|------|----|----|----|----|----|---|---|---|---|---|---|--------------|--------|-----------|------------------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17   | 16  | 15   | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3            | 2      | 1         | 0                      |
| DAM    | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R   | R    | R  | R  | R  | R  | R  | R | R | R | R | R | R | R            | R      | R         | R                      |
| R/W    | W  | W  | W  | W  | W  | W  | W  | W  | W  | W  | W  | W  | W  | W    | W    | W   | W    | W  | W  | W  |    |    |   |   |   |   |   |   |              |        |           |                        |
| Symbol |    |    |    |    |    |    |    |    |    |    | 0  | HC | Ва | se A | Addr | ess | [31: | 4] |    |    |    |    |   |   |   |   |   |   | Prefetchable | 3<br>2 | lype[1:0] | Memory Space Indicator |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0   | 0    | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0            | 0      | 0         | 0                      |

| Bit    | Symbol                      | Description                                                                                                                                                                                    |
|--------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:4] | EHCI Base Address<br>[31:4] | The bit[31:8] identifies the address of the Operation register. Set the base adress of the Operation register that is predefined by the system at initialization. The bit[7:4] is fixed to 0h. |
| 3      | Prefetchable                | Indicates that the field specified by the base address is the memory space. This bit is fixed to 0b indicating that the field is no prefetchable.                                              |
| [2:1]  | Type[1:0]                   | Base Address Type field Indicates that the EHCl base address is an arbitrary position in the 32-bit space.                                                                                     |
| 0      | Memory Space<br>Indicator   | Indicates that the field specified by the base address is the memory space. Fixed to 0b.                                                                                                       |

#### 4.4.6 Offset 2Ch (USB host controller Vendor ID, USB host controller ID)

| Add    |    |                                              |    |    |    |    |    |    |    |    |    |    |    |    |    | 101: | 2Ch |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|----|----------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31 | 30                                           | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R  | R                                            | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R   | R  | R  | R  | R  | R  | R | R | R | R | R | R | R | R | R | R |
| Symbol |    | Subsystem ID[15:0] Subsystem Vendor ID[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |      |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 0  | 0                                            | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0    | 0   | 0  | 0  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |

| Bit     | Symbol                     | Description                                                                                                                                                   |
|---------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16] | Subsystem ID[15:0]         | Indicates the device type. This is used to select a driver that operates the device on PCI standard. This is not necessary for the built-in host system.      |
| [15:0]  | Subsystem Vendor ID [15:0] | Indicates the vendor of the device. This is used to select a driver that operates the device on PCI standard. This is not necessary for built-in host system. |

### 4.4.7 Offset 30h (Expansion ROM Base Address)

| Add    |    |    |    |    |    |    |     |      |      |    |    |     |     |      |       | 101  | 30h |    |    |    |    |    |   |   |   |   |   |   |   |   |   |                   |
|--------|----|----|----|----|----|----|-----|------|------|----|----|-----|-----|------|-------|------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|-------------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25  | 24   | 23   | 22 | 21 | 20  | 19  | 18   | 17    | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                 |
| R/W    | R  | R  | R  | R  | R  | R  | R   | R    | R    | R  | R  | R   | R   | R    | R     | R    | R   | R  | R  | R  | R  | R  |   |   |   |   |   |   |   |   |   | R                 |
| Symbol |    |    |    |    |    |    | Exp | pans | sion | RO | МВ | ase | Add | dres | ss[2* | 1:0] |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   | ROM Decode Enable |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0    | 0  | 0  | 0   | 0   | 0    | 0     | 0    | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                 |

| Bit     | Symbol                              | Description                                                                                                                        |
|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| [31:10] | Expansion ROM<br>Base Address[21:0] | This field always returns 000000h since a decoding of the expansion ROM is prohibited. Write access to this field is not possible. |
| [9:1]   | -                                   | Reserved.                                                                                                                          |
| 0       | ROM Decode Enable                   | This bit always returns 0b since decoding the expansion ROM is prohibited. Write access to this bit is not possible.               |

### 4.4.8 Offset 34h (Capability Pointer)

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 101 | 34h |    |    |    |    |    |   |   |   |     |      |        |      |       |      |   |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|-----|------|--------|------|-------|------|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5    | 4      | 3    | 2     | 1    | 0 |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   | R | R   | R    | R      | R    | R     | R    | R |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   | Cap | oabi | lity I | Poin | ter[7 | 7:0] |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 1   | 0    | 0      | 0    | 0     | 0    | 0 |

| Bit    | Symbol                  | Description                                                                                  |
|--------|-------------------------|----------------------------------------------------------------------------------------------|
| [31:8] | -                       | Reserved.                                                                                    |
| [7:0]  | Capability Pointer[7:0] | Points to the Capability Identifier. Indicates 40h since it is assigned to 40h in this core. |

#### 4.4.9 Offset 3Ch (Interrupt Line, Interrupt Pin, Min gnt, Max Latency)

| Add    |    |                               |    |    |    |    |    |    |    |    |                                        |    |    |    |    | 101 | 3Ch |    |    |    |    |    |   |   |        |   |        |   |   |        |   |        |
|--------|----|-------------------------------|----|----|----|----|----|----|----|----|----------------------------------------|----|----|----|----|-----|-----|----|----|----|----|----|---|---|--------|---|--------|---|---|--------|---|--------|
| Bit    | 31 | 30                            | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21                                     | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7      | 6 | 5      | 4 | 3 | 2      | 1 | 0      |
| R/W    | R  | R                             | R  | R  | R  | R  | R  | R  | R  | R  | R                                      | R  | R  | R  | R  | R   | R   | R  | R  | R  | R  | R  | R | R | R<br>W |   | R<br>W |   |   | R<br>W |   | R<br>W |
| Symbol |    | Max Latency[7:0] Min Gnt[7:0] |    |    |    |    |    |    |    |    | Interrupt Pin[7:0] Interrupt Line[7:0] |    |    |    |    |     |     |    |    |    |    |    |   |   |        |   |        |   |   |        |   |        |
| R      | 0  | 0                             | 1  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 0                                      | 0  | 0  | 0  | 0  | 1   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 1 | 0      | 0 | 0      | 0 | 0 | 0      | 0 | 0      |

| Bit     | Symbol              | Description                                                           |
|---------|---------------------|-----------------------------------------------------------------------|
| [31:24] | Max Latency[7:0]    | Indicates the maximum latency. Fixed to 22h.                          |
| [23:16] | Min Gnt[7:0]        | Indicates the minimum grant time. Fixed to 10h.                       |
| [15:8]  | Interrupt Pin[7:0]  | Indicates the interrupt output pin. Fixed to 02h indicating the INTB. |
| [7:0]   | Interrupt Line[7:0] | Indicates the interrupt line. Do not change the default value '00h'.  |

#### 4.4.10 Offset 40h (Capability Identifier, Next Item Pointer, Power Management Capabilities)

| Add    | 10                                              |    |    |    |    |    |    |    |    |    | 101  | 140h |     |        |      |      |       |      |    |    |     |      |        |      |       |      |   |   |   |   |   |   |
|--------|-------------------------------------------------|----|----|----|----|----|----|----|----|----|------|------|-----|--------|------|------|-------|------|----|----|-----|------|--------|------|-------|------|---|---|---|---|---|---|
| Bit    | 31                                              | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21   | 20   | 19  | 18     | 17   | 16   | 15    | 14   | 13 | 12 | 11  | 10   | 9      | 8    | 7     | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R                                               | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R   | R      | R    | R    | R     | R    | R  | R  | R   | R    | R      | R    | R     | R    | R | R | R | R | R | R |
| Symbol | Power Management Capabilities  PME Support[4:0] |    |    |    |    |    |    |    |    |    | n[2: |      | Nex | kt Ite | em I | Poin | ter[7 | 7:0] |    | (  | Сар | abil | ity lo | dent | ifier | 7:0] |   |   |   |   |   |   |
| R      | 0                                               | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0    | 0    | 0   | 0      | 1    | 0    | 0     | 0    | 0  | 0  | 0   | 0    | 0      | 0    | 0     | 0    | 0 | 0 | 0 | 0 | 0 | 1 |

| Bit     | Symbol                     | Description                                                                                                                                     |
|---------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | PME Support[4:0]           | Indicates whether to support the D3 Cold state. This field is fixed to 0b since the D3 Cold state is not supported.                             |
| [30:27] |                            | Indicates that the PME is supported in all the states (D0-D3) of the PCI power state. Fixed to 1111b.                                           |
| 26      | D2 Support                 | Indicates that the PCI power state D2 is supported. Fixed to 1.                                                                                 |
| 25      | D1 Support                 | Indicates that the PCI power state D1 is supported. Fixed to 1.                                                                                 |
| [24:22] | Aux Current[2:0]           | The PME interrupt from the D3 Cold state is not supported. Fixed to 000b.                                                                       |
| 21      | DSI                        | Indicates that a specific initialization is not necessary for Power Management. Fixed to 0b.                                                    |
| 20      |                            | Reserved                                                                                                                                        |
| 19      | PME CLK                    | Indicates that the PCICLK is not necessary to generate the PME interrupt. Fixed to 0b.                                                          |
| [18:16] | Version[2:0]               | Indicates the version of the Power Management. This field is fixed to 010b indicating the implemented circuit structure in the host controller. |
| [15:8]  | Next Item Pointer[7:0]     | Indicates that the next item does not exist. Fixed to 00h.                                                                                      |
| [7:0]   | Capability Identifier[7:0] | Indicates the Power Management Register ID. Fixed to 01h.                                                                                       |

## 4.4.11 Offset 44h (Power Management Control/Status, PMCSR Bridge Support Extensions)

| Add    |                         |    |    |      |      |    |    |    |             |       |     |     |      |     |    | 101 | 44h        |    |                 |    |    |                  |     |            |      |     |    |   |   |   |      |                  |
|--------|-------------------------|----|----|------|------|----|----|----|-------------|-------|-----|-----|------|-----|----|-----|------------|----|-----------------|----|----|------------------|-----|------------|------|-----|----|---|---|---|------|------------------|
| Bit    | 31                      | 30 | 29 | 28   | 27   | 26 | 25 | 24 | 23          | 22    | 21  | 20  | 19   | 18  | 17 | 16  | 15         | 14 | 13              | 12 | 11 | 10               | 9   | 8          | 7    | 6   | 5  | 4 | 3 | 2 | 1    | 0                |
| R/W    | R                       | R  | R  | R    | R    | R  | R  | R  | R           | R     | R   | R   | R    | R   | R  | R   | R          | R  | R               | R  | R  | R                | R   | R          | R    | R   | R  | R | R | R | R    | R                |
| K/VV   |                         |    |    |      |      |    |    |    |             |       |     |     |      |     |    |     | W          |    |                 |    |    |                  |     | W          |      |     |    |   |   |   | W    | W                |
|        |                         |    |    |      |      |    |    |    |             |       | PMO | CSR | Brio | lge |    |     |            |    |                 |    |    | P                | owe | r Ma       | nage | eme | nt |   |   |   |      |                  |
|        | Data Support Extensions |    |    |      |      |    |    |    |             |       |     |     |      |     |    |     |            |    |                 |    |    |                  | _   |            |      |     |    |   |   |   |      |                  |
|        | Support Extens          |    |    |      |      |    |    |    |             |       |     |     |      |     | ns |     |            | _  |                 |    |    |                  | Cor | ntrol      | /Sta | tus | _  |   | _ |   | _    |                  |
| Symbol |                         |    | ſ  | Data | [7:0 | )] |    |    | BPCC Enable | B2 B3 |     |     |      |     |    |     | PME Status |    | Data Scale[1:0] |    | -  | Data Select[3:0] |     | PME Enable |      |     |    |   |   |   | 0.22 | Power state[1:0] |
| R      | 0                       | 0  | 0  | 0    | 0    | 0  | 0  | 0  | 0           | 0     | 0   | 0   | 0    | 0   | 0  | 0   | 0          | 0  | 0               | 0  | 0  | 0                | 0   | 0          | 0    | 0   | 0  | 0 | 0 | 0 | 0    | 0                |

| Bit     | Symbol           | Description                                                                                                                                                        |
|---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:24] | Data[7:0]        | Indicates 00h. This field is optional on PCI standard and is not supported by the host controller.                                                                 |
| 23      | BPCC Enable      | Indicates 0b. This bit is for Bridge and is not supported by the host controller.                                                                                  |
| 22      | B2_B3            | Indicates 0b. This bit is for Bridge and is not supported by the host controller.                                                                                  |
| [21:16] | _                | Reserved. (Be sure to write 0b to this field.)                                                                                                                     |
| 15      | PME Status       | Indicates the PME interrupt status. This bit is set to 1b when the PME interrupt condition is generated. This bit is cleared to 0b by writing 1b from the PCI bus. |
| [14:13] | Data Scale[1:0]  | Indicates 00b. This field is optional on PCI standard and is not supported by the host controller.                                                                 |
| [12:9]  | Data Select[3:0] | Indicates 0h. This field is optional on PCI standard and is not supported by the host controller.                                                                  |
| 8       | PME Enable       | This bit specifies whether to use the external pin PME. When set to 1b, a PME interrupt is generated by a return from the Power Management.                        |
| [7:2]   | -                | Reserved. (Be sure to write 0b to this field.)                                                                                                                     |
| [1:0]   | Power State[1:0] | Indicates the power status of the PCI. The corresponding states are as follows.    00b                                                                             |

## 4.4.12 Offset 60h (SBRN, FLADJ, PORTWAKECAP)

| Add    |                                            |        |        |        |        |        |        |        |        |        |    |    |    |        |    | 101    | 60h |    |        |        |        |        |        |        |   |   |   |   |   |   |   |   |
|--------|--------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|----|----|----|--------|----|--------|-----|----|--------|--------|--------|--------|--------|--------|---|---|---|---|---|---|---|---|
| Bit    | 31                                         | 30     | 29     | 28     | 27     | 26     | 25     | 24     | 23     | 22     | 21 | 20 | 19 | 18     | 17 | 16     | 15  | 14 | 13     | 12     | 11     | 10     | 9      | 8      | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R<br>W                                     | R<br>W | R<br>W | R<br>W | R<br>W | R<br>W | R<br>W | R<br>W | R<br>W | R<br>W |    |    |    | R<br>W |    | R<br>W |     | R  | R<br>W | R<br>W | R<br>W | R<br>W | R<br>W | R<br>W | R | R | R | R | R | R | R | R |
| Symbol | pol PORTWAKECAP[15:0] FLADJ[7:0] SBRN[7:0] |        |        |        |        |        |        |        |        |        |    |    |    |        |    |        |     |    |        |        |        |        |        |        |   |   |   |   |   |   |   |   |
| R      | 0                                          | 0      | 1      | 0      | 1      | 0      | 1      | 0      | 0      | 0      | 0  | 0  | 0  | 0      | 0  | 1      | 0   | 0  | 0      | 0      | 0      | 0      | 0      | 1      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit     | Symbol            | Description                                                                                                              |
|---------|-------------------|--------------------------------------------------------------------------------------------------------------------------|
| [31:16] | PORTWAKECAP[15:0] | This bit masks a port that is used as a wakeup event. This setting does not affect the operation of the host controller. |
| [15:8]  | FLADJ[7:0]        | Adjusts the frame length by the unit of 16-bit time.                                                                     |
|         |                   | The default is 20h (60000d bit time).                                                                                    |
| [7:0]   | SBRN[7:0]         | Indicates the serial bus release number. Fixed to 20h.                                                                   |

## 4.4.13 Offset E8h (USBLEGSUP)

The host controller does not support the legacy function. Do not access this register.

## 4.4.13 Offset ECh (USBLEGCTLSTS)

The host controller does not support the legacy function. Do not access this register.

#### **AHB-PCI Bridge PCI Configuration Registers** 4.5

#### Offset 00h (Vendor ID, Device ID) 4.5.1

| Add   |    |                                 |    |    |    |    |    |    |    |    |    |    |    |    |    | 100 | 00h |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|-------|----|---------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit   | 31 | 30                              | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W   | R  | R                               | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R  | R  | R  | R  | R  | R | R | R | R | R | R | R | R | R | R |
| Symbo | l  | Device ID[15:0] Vendor ID[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R     | 0  | 0                               | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |

| Bit     | Symbol          | Description                                                                                                                                             |
|---------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16] | Device ID[15:0] | Indicates the devide type. This is used to select a driver that operates the device on PCI standard. This is not needed for the embedded host.          |
| [15:0]  | Vendor ID[15:0] | Indicates the vendor of the device. This is used to select a driver that operates the device on PCI standard. This is not needed for the embedded host. |

# 4.5.2 Offset 04h (Command, Status)

| Add    |         |         |          |          |           |    |             |        |         |    |        |         |    |    |    | 100 | 04h |    |    |    |    |    |        |        |         |        |         |         |          |          |        |      |
|--------|---------|---------|----------|----------|-----------|----|-------------|--------|---------|----|--------|---------|----|----|----|-----|-----|----|----|----|----|----|--------|--------|---------|--------|---------|---------|----------|----------|--------|------|
| Bit    | 31      | 30      | 29       | 28       | 27        | 26 | 25          | 24     | 23      | 22 | 21     | 20      | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9      | 8      | 7       | 6      | 5       | 4       | 3        | 2        | 1      | 0    |
| R/W    | R<br>W  | R<br>W  | R<br>W   | R<br>W   | R<br>W    | R  | R           | R<br>W | R       |    | R      | R       |    |    |    |     |     |    |    |    |    |    | R      | R<br>W | R       | R<br>W | R       | R<br>W  | R        | R<br>W   | R<br>W | R    |
| Symbol | DETPERR | SIGSERR | REMABORT | RETABORT | SIGTABORT |    | DEVTIM[1:0] | MDPERR | FBTBCAP |    | 66MCAP | CAPLIST |    |    |    |     |     |    |    |    |    |    | FBTBEN | SERREN | STEPCTR | PERREN | VGAPSNP | MWINVEN | SPECIALC | MASTEREN | MEMEN  | IOEN |
| R      | 0       | 0       | 0        | 0        | 0         | 0  | 1           | 0      | 0       | 0  | 0      | 0       | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0       | 0      | 0       | 0       | 0        | 0        | 0      | 0    |

| Bit     | Symbol      | Description                                                                                |
|---------|-------------|--------------------------------------------------------------------------------------------|
| 31      | DETPERR     | Parity error status bit                                                                    |
|         |             | This bit is set when an address error or data parity error is detected. This bit is        |
|         |             | cleared when a 1b is written.                                                              |
|         |             | 1 Parity error detected                                                                    |
|         |             | 0 Parity error not detected                                                                |
| 30      | SIGSERR     | SERR status bit                                                                            |
|         |             | This bit is set when a system error occurs. This bit is cleared when a 1b is written.      |
|         |             | 1 SERR# asserted                                                                           |
|         |             | 0 SERR# not asserted                                                                       |
| 29      | REMABORT    | Master Abort status bit                                                                    |
|         |             | This bit is set when a master abort is received. This bit is cleared when a 1b is          |
|         |             | written.                                                                                   |
|         |             | 1 Master Abort received                                                                    |
| 00      | RETABORT    | 0 Master Abort not received                                                                |
| 28      | RETABORT    | Master Target Abort status bit                                                             |
|         |             | This bit is set when a target abort is received. This bit is cleared when a 1b is written. |
|         |             | 1 Target Abort received                                                                    |
|         |             | 0 Target Abort not received                                                                |
| 27      | SIGTABORT   | Slave Target Abort status bit                                                              |
|         |             | This bit is set when a target abort is sent. This bit is cleared when a 1b is written.     |
|         |             | 1 Target Abort transmitted                                                                 |
|         |             | 0 Target Abort not transmitted                                                             |
| [26:25] | DEVTIM[1:0] | Indicates the response time of the DEVSEL. This is set to 01b (medium mode).               |
| 24      | MDPERR      | This bit is set if a parity error is detected when acting as a master. This bit is         |
|         |             | cleared when a 1b is written.                                                              |
|         |             | 1 Parity error detected                                                                    |
|         |             | 0 Parity error not detected                                                                |
| 23      | FBTBCAP     | Indicates whether the fast back-to-back is supported. This bit is fixed to 0b. (Fast       |
|         |             | back-to-back is not supported.)                                                            |
| 22      | _           | Reserved. (Be sure to write 0b to this field.)                                             |
| 21      | 66MCAP      | Indicate whether the operation at 66 MHz is supported. This bit is fixed to 0b. (66        |
|         |             | MHz operation is not supported.)                                                           |
| 20      | CAPLIST     | Indicates whether the Capabilities List is supported. This bit is fixed to 0b.             |

|         |           | (Capability list is not supported.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [19:10] | -         | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9       | FBTBEN    | Fast Back-to-Back Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         |           | This bit is fixed to 0b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 8       | SERREN    | Specifies the action to be taken when a system error occurs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         | OLIVICE V | Set this bit to 1b at initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         |           | 1 SERR# is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|         |           | 0 Error is ignored (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7       | STEPCTR   | , and the state of |
| 1       | SIEPCIK   | Address Stepping Control bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         |           | This bit is fixed to 0b (Address Stepping not performed).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6       | PERREN    | Specifies the action to be taken when a parity error occurs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         |           | Set this bit to 1b at initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         |           | 1 Asserts the PERR#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|         |           | 0 Ignores (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5       | VGAPSNP   | VGA Palette Snoop Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         |           | This bit is fixed to 0b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4       | MWINVEN   | Memory Write and Invalidate Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         |           | This bit is fixed to 0b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3       | SPECIALC  | Special Cycle Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         |           | This bit is fixed to 0b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2       | MASTEREN  | PCI Master Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         |           | Set this bit to 1b at initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         |           | 1 Master operation enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         |           | 0 Master operation disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1       | MEMEN     | PCI Slave Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|         |           | Set this bit to 1b at initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         |           | 1 Memory cycle reception enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         |           | Memory cycle reception disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0       | IOEN      | I/O Space Access Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         |           | This bit is fixed to 0b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

#### Offset 08h (Revision ID, Class Code) 4.5.3

| Add    |                                     |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 100 | 08h |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|-------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31                                  | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R                                   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R  | R  | R  | R  | R  | R | R | R | R | R | R | R | R | R | R |
| Symbol | I CLASS_CODE[23:0] REVISION_ID[7:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 0                                   | 0  | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

| Bit    | Symbol           | Description        |
|--------|------------------|--------------------|
| [31:8] | CLASS_CODE[23:0] | Indicates 060000h. |
| [7:0]  | REVISION_ID[7:0] | Indicates 01h.     |

#### Offset 0Ch (Cache Line Size, Latency Timer, Header Type, BIST) 4.5.4

| Add    |                                                      |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 100 | 0Ch    |        |      |     |    |        |   |        |   |   |   |   |   |   |   |   |
|--------|------------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|--------|--------|------|-----|----|--------|---|--------|---|---|---|---|---|---|---|---|
| Bit    | 31                                                   | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15     | 14     | 13   | 12  | 11 | 10     | 9 | 8      | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R                                                    | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |     | R<br>W | R<br>W |      |     |    | R<br>W |   | R<br>W | R | R | R | R | R | R | R | R |
| Symbol | Symbol BIST[7:0] Header Type[7:0] Latency Timer[7:0] |    |    |    |    |    |    |    |    |    |    |    |    |    | Ca | che | Lin    | e Si   | ze[7 | :0] |    |        |   |        |   |   |   |   |   |   |   |   |
| R      | 0                                                    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0      | 0      | 0    | 0   | 0  | 0      | 0 | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit     | Symbol               | Description                                                     |
|---------|----------------------|-----------------------------------------------------------------|
| [31:24] | BIST[7:0]            | Indicates 00h (BIST not implemented).                           |
| [23:16] | HEADER_TYPE[7:0]     | Indicates 00h (single function device).                         |
| [15:8]  | LATENCY_TIMER[7:0]   | This field is used to notify the system of the latency timer.   |
|         |                      | Do not change the default value '00h' (Latency timer not used). |
| [7:0]   | CACHE_LINE_SIZE[7:0] | Indicates 00h (Cache not supported).                            |

# 4.5.5 Offset 10h (AHB-PCI Bridge Base Address)

| Add    |        |        |    |    |    |        |    |    |      |     |     |     |     |     |     | 100    | 10h    |    |    |        |    |        |   |   |   |   |   |   |          |       |               |     |
|--------|--------|--------|----|----|----|--------|----|----|------|-----|-----|-----|-----|-----|-----|--------|--------|----|----|--------|----|--------|---|---|---|---|---|---|----------|-------|---------------|-----|
| Bit    | 31     | 30     | 29 | 28 | 27 | 26     | 25 | 24 | 23   | 22  | 21  | 20  | 19  | 18  | 17  | 16     | 15     | 14 | 13 | 12     | 11 | 10     | 9 | 8 | 7 | 6 | 5 | 4 | 3        | 2     | 1             | 0   |
| R/W    | R<br>W | R<br>W |    |    |    | R<br>W |    |    |      |     |     |     |     |     |     | R<br>W | R<br>W |    |    | R<br>W |    | R<br>W |   |   |   |   |   |   | R        | R     | R             | R   |
| Symbol |        |        |    |    |    |        |    | PC | CICC | DM_ | BAS | SEA | DR[ | 31: | 10] |        |        |    |    |        |    |        |   |   |   |   |   |   | PREFETCH | 10.27 | 1 Y P E [1:0] | MEM |
| R      | 0      | 0      | 0  | 0  | 0  | 0      | 0  | 0  | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0      | 0      | 0  | 0  | 0      | 0  | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0        | 0     | 0             | 0   |

| Bit     | Symbol                    | Description                                                                                                                                          |
|---------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:10] | PCICOM_<br>BASEADR[31:10] | Specifies the base address of the AHB-PCI Bridge PCI Communication Register area. 1-Kbyte space is required. The upper 24 bits are the base address. |
| [9:4]   | -                         | Reserved. (Be sure to write 0b to this field.)                                                                                                       |
| 3       | PREFETCH                  | Enables or disables the data prefetch. This bit is fixed to 0b (data prefetch disabled).                                                             |
| [2:1]   | TYPE[1:0]                 | Indicates the base address type. This bit indicates 00b (can be assigned to an arbitrary area in 4-Gbyte space).                                     |
| 0       | MEM                       | Indicates that the field specified by the base address is memory space.                                                                              |
|         |                           | This bit is fixed to 0b.                                                                                                                             |

## 4.5.6 Offset 14h (PCI-AHB WIN1 Base Address)

| Add    |        |    |        |    |    |    |    |    |    |    |    |    |    |    |    | 100 | 10h |    |    |    |    |    |   |   |   |   |   |   |          |   |            |     |
|--------|--------|----|--------|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|----------|---|------------|-----|
| Bit    | 31     | 30 | 29     | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3        | 2 | 1          | 0   |
| R/W    | R<br>W |    | R<br>W |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   |   |   | R        | R | R          | R   |
| Symbol | В      |    | VIN    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   |   |   | PREFETCH | 2 | 1 YPE[1:0] | MEM |
| R      | 0      | 0  | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 1        | 0 | 0          | 0   |

| Bit     | Symbol         | Description                                                                        |
|---------|----------------|------------------------------------------------------------------------------------|
| [31:28] | PCI_WIN1_      | Specifies the base address of the PCI-AHB Window1.                                 |
|         | BASEADR[31:28] | The upper 4 bits are the base address since a 256-Mbyte space is required.         |
| [27:4]  | -              | Reserved. (Be sure to write 0b to this field.)                                     |
| 3       | PREFETCH       | Indicates whether prefetching is enabled or disabled.                              |
|         |                | This bit is fixed to 1b (Prefetching enabled).                                     |
| [2:1]   | TYPE[1:0]      | Indicates the Base Address Type.                                                   |
|         |                | This bit is fixed to 00b (can be allocated to an arbitrary area in 4-Gbyte space). |
| 0       | MEM            | Indicates that the field specified by the PCI_WIN1_BASEADR is a memory space.      |
|         |                | This bit is fixed to 0b.                                                           |

# 4.5.7 Offset 2Ch (USB host controller Vendor ID, USB host controller ID)

| Add    |    |    |    |    |    |    |      |      |      |     |     |    |    |    |    | 100 | 2Ch |    |    |    |    |      |      |      |      |       |      |     |   |   |   |   |
|--------|----|----|----|----|----|----|------|------|------|-----|-----|----|----|----|----|-----|-----|----|----|----|----|------|------|------|------|-------|------|-----|---|---|---|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25   | 24   | 23   | 22  | 21  | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10   | 9    | 8    | 7    | 6     | 5    | 4   | 3 | 2 | 1 | 0 |
| R/W    | R  | R  | R  | R  | R  | R  | R    | R    | R    | R   | R   | R  | R  | R  | R  | R   | R   | R  | R  | R  | R  | R    | R    | R    | R    | R     | R    | R   | R | R | R | R |
| Symbol |    |    |    |    |    | Sı | ıbsy | ster | n ID | [15 | :0] |    |    |    |    |     |     |    |    |    | Sı | ıbsy | ster | n Ve | endo | or IE | )[15 | :0] |   |   |   |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0   | 0   | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 1  | 0  | 0    | 0    | 0    | 0    | 0     | 1    | 1   | 0 | 0 | 1 | 1 |

| Bit     | Symbol                 | Description      |
|---------|------------------------|------------------|
| [31:16] | SUBSYS_ID[15:0]        | Indicates 0000h. |
| [15:0]  | SUBSYS_VENDOR_ID[15:0] | Indicates 1033h. |

#### Offset 3Ch (Interrupt Line, Interrupt Pin, Min gnt, Max Latency) 4.5.8

| Add    |    |    |      |      |      |       |    |    |    |    |    |     |      |     |    | 100 | 3Ch |    |      |     |       |      |   |   |   |    |        |      |        |        |    |   |
|--------|----|----|------|------|------|-------|----|----|----|----|----|-----|------|-----|----|-----|-----|----|------|-----|-------|------|---|---|---|----|--------|------|--------|--------|----|---|
| Bit    | 31 | 30 | 29   | 28   | 27   | 26    | 25 | 24 | 23 | 22 | 21 | 20  | 19   | 18  | 17 | 16  | 15  | 14 | 13   | 12  | 11    | 10   | 9 | 8 | 7 | 6  | 5      | 4    | 3      | 2      | 1  | 0 |
| R/W    | R  | R  | R    | R    | R    | R     | R  | R  | R  | R  | R  | R   | R    | R   | R  | R   | R   | R  | R    | R   | R     | R    | R | R |   |    | R<br>W |      | R<br>W | R<br>W |    |   |
| Symbol |    | Ν  | /lax | Late | ency | /[7:0 | )] |    |    |    | Mi | n G | nt[7 | :0] |    |     |     | I  | nter | rup | t Pir | [7:0 | ] |   |   | lr | nterr  | rupt | Line   | e[7:0  | )] |   |
| R      | 0  | 0  | 0    | 0    | 0    | 0     | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0   | 1  | 0   | 0   | 0  | 0    | 0   | 0     | 0    | 0 | 1 | 0 | 0  | 0      | 0    | 0      | 0      | 0  | 0 |

| Bit     | Symbol        | Description                                           |
|---------|---------------|-------------------------------------------------------|
| [31:24] | MAX_LAT[7:0]  | Indicates 00h (no request for frequency the bus use). |
| [23:16] | MIN_GNT[7:0]  | Indicates 02h (latency timer request 16 burst).       |
| [15:8]  | INT_PIN[7:0]  | Indicates 01h (INTA#).                                |
| [7:0]   | INT_LINE[7:0] | Specifies the interrupt line.                         |
|         |               | Do not change the default value '00h'.                |

# 4.6 AHB-PCI Bridge PCI Communication Registers

# 4.6.1 PCIAHB\_WIN1\_CTR Register

This register configures the settings necessary for the host controller to access the AHB.

| Add    |    |                    |    |    |    |    |    |    |    |    |    |    |    |    |    | 108 | 00h |    |    |    |    |    |   |   |                 |   |   |   |   |   |              |                 |
|--------|----|--------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|-----------------|---|---|---|---|---|--------------|-----------------|
| Bit    | 31 | 30                 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7               | 6 | 5 | 4 | 3 | 2 | 1            | 0               |
| R/W    | R  | R                  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   | R | R               | R |   |   |   |   | R            | R               |
| R/VV   | W  | W                  |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   | W | W               | W |   |   |   |   | W            | W               |
| Symbol | í  | AHB_BASEAUK[31:30] |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   | ENDIAN_CTR[2:0] |   |   |   |   |   | 10.171101101 | ראברבו טחן ו.טן |
| R      | 0  | 0                  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0               | 0 | 0 | 0 | 0 | 0 | 0            | 0               |

| Bit     | Symbol             | Description                                                                                                                                                                                                                                        |
|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:30] | AHB_BASEADR[31:30] | Specifies a base address of the AHB side, which is used for the host controller to access the PCI-AHB Window1. The PCI-AHB Window1 is a 1-Gbyte area, and its upper 2 bits are the base address. For how to set the registers, refer to Chapter 5. |
| [29:9]  | _                  | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                     |
| [8:6]   | ENDIAN_CTR[2:0]    | Specifies the endian conversion method for the AHB side.  In little-endian mode, do not change the default value '000b'.  In big-endian mode, set to 010b at initialization, and do not change the value after that.    000b                       |
| [5:2]   | _                  | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                     |
| [1:0]   | PREFETCH[1:0]      | Enables or disables prefetching of the AHB, in response to a read request from the host controller.  Set to 11b at initialization, and do not change the value after that.                                                                         |
|         |                    | 00b Prefetch disabled 01b Prefetch enabled (Max 4 burst)                                                                                                                                                                                           |
|         |                    | 10b Prefetch enabled (Max 8 burst)                                                                                                                                                                                                                 |
|         |                    | 11b Prefetch enabled (Max 16 burst)                                                                                                                                                                                                                |

## 4.6.2 PCIAHB\_WIN2\_CTR Register

This register configures the settings necessary for the host controller to access the AHB.

| Add   |    |    |                    |    |    |    |    |    |    |    |    |    |    |    |    | 108 | 04h |    |    |    |    |    |   |   |                 |   |   |   |   |   |                                                |                |
|-------|----|----|--------------------|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|-----------------|---|---|---|---|---|------------------------------------------------|----------------|
| Bit   | 31 | 30 | 29                 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7               | 6 | 5 | 4 | 3 | 2 | 1                                              | 0              |
| R/W   | R  | R  | R                  | R  |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   | R | R               | R |   |   |   |   | R                                              | R              |
| K/VV  | W  | W  | W                  | W  |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   | W | W               | W |   |   |   |   | W                                              | W              |
| Symbo |    |    | AHB_BASEAUK[31:28] |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   | ENDIAN_CTR[2:0] |   |   |   |   |   | [0, N] L O T L L L L L L L L L L L L L L L L L | rnere i Cn[i0] |
| R     | 0  | 0  | 0                  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0               | 0 | 0 | 0 | 0 | 0 | 0                                              | 0              |

| Bit     | Symbol             | Description                                                                                                                                                                                                                                        |
|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:28] | AHB_BASEADR[31:28] | Specifies a base address of the AHB side, which is used for the host controller to access the PCI-AHB Window1. The PCI-AHB Window1 is a 2-Gbyte area, and its upper 4 bits are the base address. For how to set the registers, refer to Chapter 5. |
| [27:9]  | -                  | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                     |
| [8:6]   | ENDIAN_CTR[2:0]    | Specifies the endian conversion method for the AHB side.  In little-endian mode, do not change the default value '000b'.  In big-endian mode, set to 010b at initialization, and do not change the value after that.    000b                       |
| [5:2]   | _                  | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                     |
| [1:0]   | PREFETCH[1:0]      | Enables or disables prefetching of the AHB, in response to a read request from the host controller.                                                                                                                                                |
|         |                    | Set to 11b at initialization, and do not change the value after that.                                                                                                                                                                              |
|         |                    | 00b Prefetch disabled                                                                                                                                                                                                                              |
|         |                    | 01b Prefetch enabled (Max 4 burst)                                                                                                                                                                                                                 |
|         |                    | 10b Prefetch enabled (Max 8 burst)                                                                                                                                                                                                                 |
|         |                    | 11b Prefetch enabled (Max 16 burst)                                                                                                                                                                                                                |

#### PCIAHB\_DCT\_CTR Register 4.6.3

This register configures the Discard timer for read access to the PCI-AHB Window1.

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 108 | 08h |    |     |     |      |     |     |      |      |      |    |   |   |   |   |            |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|-----|-----|------|-----|-----|------|------|------|----|---|---|---|---|------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13  | 12  | 11   | 10  | 9   | 8    | 7    | 6    | 5  | 4 | 3 | 2 | 1 | 0          |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | R   | R  | R   | R   | R    | R   | R   | R    | R    | R    | R  | R |   |   |   | R          |
| R/VV   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | W   | W  | W   | W   | W    | W   | W   | W    | W    | W    | W  | W |   |   |   | W          |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     | Ρ  | CIA | HB_ | _DIS | SCA | RD_ | _TIM | IER[ | 11:0 | 0] |   |   |   |   | DISCARD_EN |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0   | 0   | 0    | 0   | 0   | 0    | 1    | 1    | 1  | 1 | 0 | 0 | 0 | 0          |

| Bit     | Symbol              | Description                                                  |
|---------|---------------------|--------------------------------------------------------------|
| [31:16] | -                   | Reserved. (Be sure to write 0b to this field.)               |
| [15:4]  | PCIAHB_             | Specifies a time to generate a timeout of the Discard timer. |
|         | DISCARD_TIMER[11:0] | Do not change the default value '00Fh' (256 times).          |
| [3:1]   | -                   | Reserved. (Be sure to write 0b to this field.)               |
| 0       | DISCARD_EN          | Enables or disables the Discard timer.                       |
|         |                     | Do not change the default value '0b'.                        |
|         |                     | 1 Discard timer enabled                                      |
|         |                     | 0 Discard timer disabled                                     |

# 4.6.4 AHBPCI\_WIN1\_CTR Register

This register configures the settings necessary for access to the PCI Configuration Space.

| Add    |    |    |    |    |    |    |    |      |     |     |     |     |     |      |    | 108 | 10h |    |    |    |    |    |   |   |                 |   |   |         |   |             |   |   |
|--------|----|----|----|----|----|----|----|------|-----|-----|-----|-----|-----|------|----|-----|-----|----|----|----|----|----|---|---|-----------------|---|---|---------|---|-------------|---|---|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24   | 23  | 22  | 21  | 20  | 19  | 18   | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7               | 6 | 5 | 4       | 3 | 2           | 1 | 0 |
| R/W    | R  | R  | R  | R  | R  | R  | R  | R    | R   | R   | R   | R   | R   | R    | R  | R   | R   | R  | R  | R  | R  |    |   | R | R               | R |   | R       | R | R           | R |   |
| R/VV   | W  | W  | W  | W  | W  | W  | W  | W    | W   | W   | W   | W   | W   | W    | W  | W   | W   | W  | W  | W  | W  |    |   | W | W               | W |   | W       | W | W           | W |   |
| Symbol |    |    |    |    |    |    | F  | PCIV | VIN | 1_B | ASE | EAD | R[3 | 1:11 | ]  |     |     |    |    |    |    |    |   |   | ENDIAN_CTR[2:0] |   |   | CFGTYPE |   | PCICMD[2:0] |   |   |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0   | 0   | 0   | 0   | 0   | 0    | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0               | 0 | 0 | 0       | 0 | 0           | 0 | 0 |

| Bit     | Symbol                     | Description                                                                                                                                                                                                                                                             |
|---------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:11] | PCIWIN1_<br>BASEADR[31:11] | Specifies a base address of the PCI side, which is used for the AHB to access the AHB-PCI Window1 area. This setting is required for access to the PCI Configuration Space of the host controller and AHB-PCI Bridge. For how to set the resgister, refer to Chapter 5. |
| [10:9]  | -                          | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                          |
| [8:6]   | ENDIAN_CTR[2:0]            | Specifies the endian conversion method for the PCI side.  Do not change the default value '000b'.                                                                                                                                                                       |
|         |                            | 000b No conversion                                                                                                                                                                                                                                                      |
|         |                            | 001b Access type data swap                                                                                                                                                                                                                                              |
|         |                            | 010b Byte data swap                                                                                                                                                                                                                                                     |
|         |                            | 011b Half word swap                                                                                                                                                                                                                                                     |
|         |                            | 100b Address conversion                                                                                                                                                                                                                                                 |
|         |                            | Others Prohibited                                                                                                                                                                                                                                                       |
| 5       | -                          | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                          |
| 4       | CFGTYPE                    | Specifies the type of the PCI configuration cycle.                                                                                                                                                                                                                      |
|         |                            | Do not change the defalut value '0b'.                                                                                                                                                                                                                                   |
|         |                            | 1 TYPE1                                                                                                                                                                                                                                                                 |
|         |                            | 0 TYPE0                                                                                                                                                                                                                                                                 |
| [3:1]   | PCICMD[2:0]                | Specifies the PCI bus cycle type.                                                                                                                                                                                                                                       |
|         |                            | Set to 101b at initialization, and do not change the value after that.                                                                                                                                                                                                  |
|         |                            | 000b Interrupt Acknowledge / Special Cycle                                                                                                                                                                                                                              |
|         |                            | 001b IO Read / IO Write                                                                                                                                                                                                                                                 |
|         |                            | 011b Memory Read / Memory Write                                                                                                                                                                                                                                         |
|         |                            | 101b Configuration Read / Configuration Write                                                                                                                                                                                                                           |
|         |                            | 110b Memory Read Multiple / Memory Write                                                                                                                                                                                                                                |
|         |                            | 111b Memory Read Line / Memory Write                                                                                                                                                                                                                                    |
|         |                            | Others Prohibited                                                                                                                                                                                                                                                       |
| 0       | _                          | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                          |

# 4.6.5 AHBPCI\_WIN2\_CTR Register

This register configures the settings necessary for access to the OHCI Operation Registers.

| Add    |    |    |    |    |    |     |     |     |     |    |      |     |    |    |    | 108 | 14h |    |    |    |    |    |   |   |                 |   |          |   |   |             |   |          |
|--------|----|----|----|----|----|-----|-----|-----|-----|----|------|-----|----|----|----|-----|-----|----|----|----|----|----|---|---|-----------------|---|----------|---|---|-------------|---|----------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26  | 25  | 24  | 23  | 22 | 21   | 20  | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7               | 6 | 5        | 4 | 3 | 2           | 1 | 0        |
| DAY    | R  | R  | R  | R  | R  | R   | R   | R   | R   | R  | R    | R   | R  | R  | R  | R   |     |    |    |    |    |    |   | R | R               | R | R        |   | R | R           | R | R        |
| R/W    | W  | W  | W  | W  | W  | W   | W   | W   | W   | W  | W    | W   | W  | W  | W  | W   |     |    |    |    |    |    |   | W | W               | W | W        |   | W | W           | W | W        |
| Symbol |    |    |    |    | PC | iwi | N2_ | BAS | SEA | DR | [31: | 16] |    |    |    |     |     |    |    |    |    |    |   |   | ENDIAN_CTR[2:0] |   | BURST_EN |   |   | PCICMD[2:0] |   | PREFETCH |
| R      | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0  | 0    | 0   | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0               | 0 | 1        | 0 | 0 | 0           | 0 | 0        |

| Bit     | Symbol                     | Description                                                                                                                                                                                                                 |
|---------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16] | PCIWIN2_<br>BASEADR[31:16] | Specifies a base address of the PCI side, which is used for the AHB to access the AHB-PCI Window2 area. This register is used to access the OHCI Operation register area. For how to set the registers, refer to Chapter 5. |
| [15:9]  | -                          | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                              |
| [8:6]   | ENDIAN_CTR[2:0]            | Specifies the endian conversion method for the PCI side.                                                                                                                                                                    |
|         |                            | Do not change the default value '000b'.                                                                                                                                                                                     |
|         |                            | 000b No conversion                                                                                                                                                                                                          |
|         |                            | 001b Access type data swap                                                                                                                                                                                                  |
|         |                            | 010b Byte data swap                                                                                                                                                                                                         |
|         |                            | 011b Half word swap                                                                                                                                                                                                         |
|         |                            | 100b Address conversion                                                                                                                                                                                                     |
|         |                            | Others Prohibited                                                                                                                                                                                                           |
| 5       | BURST_EN                   | Enables a burst transfer to the PCI bus.  Set to 0b at initialization, and do not change the value after that.                                                                                                              |
|         |                            | 1 Burst enabled                                                                                                                                                                                                             |
|         |                            | 0 Burst disabled                                                                                                                                                                                                            |
| 4       | =                          | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                              |
| [3:1]   | PCICMD[2:0]                | Specifies the PCI bus cycle type.                                                                                                                                                                                           |
|         |                            | Set to 011b at initialization, and do not change the value after that.                                                                                                                                                      |
|         |                            | 001b IO Read / IO Write                                                                                                                                                                                                     |
|         |                            | 011b Memory Read / Memory Write                                                                                                                                                                                             |
|         |                            | 110b Memory Read Multiple / Memory Write                                                                                                                                                                                    |
|         |                            | 111b Memory Read Line / Memory Write                                                                                                                                                                                        |
|         |                            | Others Prohibited                                                                                                                                                                                                           |
| 0       | PREFETCH                   | Enables or disables the prefetching to a burst read transfer request of the AHB side.                                                                                                                                       |
|         |                            | Do not change the default value '0b'.                                                                                                                                                                                       |
|         |                            | 1 Prefetch enabled                                                                                                                                                                                                          |
|         |                            | 0 Prefetch disabled                                                                                                                                                                                                         |

#### AHBPCI\_DCT\_CTR Register 4.6.6

This register configures the Discard timer on the PCI bus for access to the AHB-PCI Window1 and 2.

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 108 | 1Ch | 1  |      |      |      |     |     |      |      |      |    |   |   |   |   |            |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|------|------|------|-----|-----|------|------|------|----|---|---|---|---|------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13   | 12   | 11   | 10  | 9   | 8    | 7    | 6    | 5  | 4 | 3 | 2 | 1 | 0          |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | R   | R  | R    | R    | R    | R   | R   | R    | R    | R    | R  | R |   |   |   | R          |
| IX/VV  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     | W   | W  | W    | W    | W    | W   | W   | W    | W    | W    | W  | W |   |   |   | W          |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     | Α  | .HBF | PCI_ | _DIS | SCA | RD_ | _TIM | IER[ | 11:0 | 0] |   |   |   |   | DISCARD_EN |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0    | 0    | 0    | 0   | 0   | 0    | 1    | 1    | 1  | 1 | 0 | 0 | 0 | 0          |

| Bit                                                    | Symbol              | Description                                                        |  |  |
|--------------------------------------------------------|---------------------|--------------------------------------------------------------------|--|--|
| [31:16]                                                | -                   | Reserved. (Be sure to write 0b to this field.)                     |  |  |
| [15:4]                                                 | AHBPCI_             | Specifies a retry time to generate a timeout of the Discard timer. |  |  |
|                                                        | DISCARD_TIMER[11:0] | Do not change the default value '00Fh' (256 times).                |  |  |
| [3:1] - Reserved. (Be sure to write 0b to this field.) |                     |                                                                    |  |  |
| 0                                                      | DISCARD_EN          | Enables or disables the Discard timer.                             |  |  |
|                                                        |                     | Do not change the default value '0b'.                              |  |  |
|                                                        |                     | 1 Discard timer enabled                                            |  |  |
|                                                        |                     | 0 Discard timer disabled                                           |  |  |

## 4.6.7 PCI\_INT\_ENABLE Register

This register enables or disables the interrupts of the PCI\_INT\_STATUS register individually. When disabled the interrupt signal is not asserted when the interrupt occurs and its corresponding bit of the PCI\_INT\_STATUS register is set to 1b.

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |            |    |             | 108         | 20h |                  |                   |                   |    |    |                  |                  |   |   |              |               |            |                |                |                 |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|------------|----|-------------|-------------|-----|------------------|-------------------|-------------------|----|----|------------------|------------------|---|---|--------------|---------------|------------|----------------|----------------|-----------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19         | 18 | 17          | 16          | 15  | 14               | 13                | 12                | 11 | 10 | 9                | 8                | 7 | 6 | 5            | 4             | 3          | 2              | 1              | 0               |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    | R          |    | R           | R           |     | R                | R                 | R                 |    |    | R                | R                |   |   | R            | R             | R          | R              | R              | R               |
| IX/VV  |    |    |    |    |    |    |    |    |    |    |    |    | W          |    | W           | W           |     | W                | W                 | W                 |    |    | W                | W                |   |   | W            | W             | W          | W              | W              | W               |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    | USBH_PMEEN |    | USBH_INTBEN | USBH_INTAEN |     | AHBPCI_WIN_INTEN | PCIAHB_WIN2_INTEN | PCIAHB_WIN1_INTEN |    |    | DMA_AHBPCI_INTEN | DMA PCIAHB INTEN |   |   | RESERR_INTEN | SIGSERR_INTEN | PERR_INTEN | REMABORT_INTEN | RETABORT_INTEN | SIGTABORT_INTEN |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0  | 0           | 0           | 0   | 0                | 0                 | 0                 | 0  | 0  | 0                | 0                | 0 | 0 | 0            | 0             | 0          | 0              | 0              | 0               |

| Bit     | Symbol            | Description                                           |
|---------|-------------------|-------------------------------------------------------|
| [31:20] | _                 | Reserved. (Be sure to write 0b to this field.)        |
| 19      | USBH_PMEEN        | PCI_INT_STATUS bit19 USBH_PME interrupt enable        |
|         |                   | 1 Interrupt enabled                                   |
|         |                   | 0 Interrupt disabled                                  |
| 18      | _                 | Reserved. (Be sure to write 0b to this field.)        |
| 17      | USBH_INTBEN       | PCI_INT_STATUS bit17 USBH_INTB interrupt enable       |
|         |                   | 1 Interrupt enabled                                   |
|         |                   | 0 Interrupt disabled                                  |
| 16      | USBH_INTAEN       | PCI_INT_STATUS bit16 USBH_INTA interrupt enable       |
|         |                   | 1 Interrupt enabled                                   |
|         |                   | 0 Interrupt disabled                                  |
| 15      | =                 | Reserved. (Be sure to write 0b to this field.)        |
| 14      | AHBPCI_WIN_INTEN  | PCI_INT_STATUS bit14 AHBPCI_WIN_INT interrupt enable  |
|         |                   | Do not change the default value '0b'.                 |
|         |                   | 1 Interrupt enabled                                   |
|         |                   | 0 Interrupt disabled                                  |
| 13      | PCIAHB_WIN2_INTEN | PCI_INT_STATUS bit13 PCIAHB_WIN2_INT interrupt enable |
|         |                   | Do not change the default value '0b'.                 |
|         |                   | 1 Interrupt enabled                                   |
|         |                   | 0 Interrupt disabled                                  |
| 12      | PCIAHB_WIN1_INTEN | PCI_INT_STATUS bit12 PCIAHB_WIN1_INT interrupt enable |
|         |                   | 1 Interrupt enabled                                   |
|         |                   | 0 Interrupt disabled                                  |
| [11:10] | _                 | Reserved. (Be sure to write 0b to this field.)        |
| 9       | DMA_AHBPCI_INTEN  | PCI_INT_STATUS bit9 DMA_AHBPCI_INT interrupt enable   |
|         |                   | Do not change the default value '0b'.                 |
|         |                   | 1 Interrupt enabled                                   |

|       |                  | 0 Interrupt disabled                                |
|-------|------------------|-----------------------------------------------------|
| 8     | DMA_PCIAHB_INTEN | PCI_INT_STATUS bit8 DMA_PCIAHB_INT interrupt enable |
|       |                  | Do not change the default value '0b'.               |
|       |                  | 1 Interrupt enabled                                 |
|       |                  | 0 Interrupt disabled                                |
| [7:6] | _                | Reserved. (Be sure to write 0b to this field.)      |
| 5     | RESERR_INTEN     | PCI_INT_STATUS bit5 RESERR_INT interrupt enable     |
|       |                  | 1 Interrupt enabled                                 |
|       |                  | 0 Interrupt disabled                                |
| 4     | SIGSERR_INTEN    | PCI_INT_STATUS bit4 SIGSERR_INT interrupt enable    |
|       |                  | 1 Interrupt enabled                                 |
|       |                  | 0 Interrupt disabled                                |
| 3     | PERR_INTEN       | PCI_INT_STATUS bit3 PERR_INT interrupt enable       |
|       |                  | 1 Interrupt enabled                                 |
|       |                  | 0 Interrupt disabled                                |
| 2     | REMABORT_INTEN   | PCI_INT_STATUS bit2 REMABORT_INT interrupt enable   |
|       |                  | 1 Interrupt enabled                                 |
|       |                  | 0 Interrupt disabled                                |
| 1     | RETABORT_INTEN   | PCI_INT_STATUS bit1 RETABORT_INT interrupt enable   |
|       |                  | 1 Interrupt enabled                                 |
|       |                  | 0 Interrupt disabled                                |
| 0     | SIGTABORT_INTEN  | PCI_INT_STATUS bit0 SIGTABORT_INT interrupt enable  |
|       |                  | 1 Interrupt enabled                                 |
|       |                  | 0 Interrupt disabled                                |

## 4.6.8 PCI\_INT\_STATUS Register

This register indicates the status of the interrupt source of the AHB-PCI Bridge. It also indicates the status of the interrupt signals from the host controller.

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |          |    |           | 108       | 24h |                |                 |                 |    |    |                |                |   |   |            |             |          |              |              |               |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----------|----|-----------|-----------|-----|----------------|-----------------|-----------------|----|----|----------------|----------------|---|---|------------|-------------|----------|--------------|--------------|---------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19       | 18 | 17        | 16        | 15  | 14             | 13              | 12              | 11 | 10 | 9              | 8              | 7 | 6 | 5          | 4           | 3        | 2            | 1            | 0             |
| DAM    |    |    |    |    |    |    |    |    |    |    |    |    | R        |    | R         | J         |     | R              | R               | R               |    |    | R              | R              |   |   | R          | R           | R        | R            | R            | R             |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    | ĸ        |    | ĸ         | R         |     | W              | W               | W               |    |    | W              | W              |   |   | W          | W           | W        | W            | W            | W             |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    | USBH_PME |    | USBH_INTB | USBH_INTA |     | AHBPCI_WIN_INT | PCIAHB_WIN2_INT | PCIAHB_WIN1_INT |    |    | DMA_AHBPCI_INT | DMA PCIAHB INT |   |   | RESERR_INT | SIGSERR_INT | PERR_INT | REMABORT_INT | RETABORT_INT | SIGTABORT_INT |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0  | 0         | 0         | 0   | 0              | 0               | 0               | 0  | 0  | 0              | 0              | 0 | 0 | 0          | 0           | 0        | 0            | 0            | 0             |

| Bit     | Symbol          | Description                                                                                                                                                                                     |
|---------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:20] | -               | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                  |
| 19      | USBH_PME        | Indicates the status of the PME interrupt that is generated by the host controller.  Clear the interrupt on the host controller side.  1 PME interrupt occurred 0 PME interrupt not occurred    |
| 18      | -               | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                  |
| 17      | USBH_INTB       | Indicates the status of the INTB interrupt that is generated by the host controller.  Clear the interrupt on the host controller side.  1 INTB interrupt occurred 0 INTB interrupt not occurred |
| 16      | USBH_INTA       | Indicates the status of the INTA interrupt that is generated by the host controller.  Clear the interrupt on the host controller side.  1 INTA interrupt occurred 0 INTA interrupt not occurred |
| 15      | _               | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                  |
| 14      | AHBPCI_WIN_INT  | Interrupt is not generated by this function.                                                                                                                                                    |
| 13      | PCIAHB_WIN2_INT | Indicates that the AHB error has occurred in the PCIAHB_Window2. This bit is cleared when a 1b is written.  1 AHB error has occurred 0 AHB error has not occurred                               |
| 12      | PCIAHB_WIN1_INT | Indicates that the AHB error has occurred in the PCIAHB_Window1. This bit is cleared when a 1b is written.  1 AHB error has occurred 0 AHB error has not occurred                               |
| [11:10] | -               | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                  |
| 9       | DMA_AHBPCI_INT  | Interrupt is not generated by this function.                                                                                                                                                    |
| 8       | DMA_PCIAHB_INT  | Interrupt is not generated by this function.                                                                                                                                                    |
| [7:6]   |                 | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                  |

| _ |               | I                                                                                       |
|---|---------------|-----------------------------------------------------------------------------------------|
| 5 | RESERR_INT    | Indicates the status of the interrupt that is generated by the SERR# input. This bit is |
|   |               | cleared when a 1b is written.                                                           |
|   |               | 1 SERR# is asserted                                                                     |
|   |               | 0 SERR# is not asserted                                                                 |
| 4 | SIGSERR_INT   | Indicates the status of the interrupt that is generated by the SERR# output. This bit   |
|   | _             | is cleared when a 1b is written.                                                        |
|   |               | 1 SERR# is asserted                                                                     |
|   |               | 0 SERR# is not asserted                                                                 |
| 3 | PERR_INT      | Indicates the status of the interrupt that is generated by the PERR# input/output.      |
|   |               | This bit is cleared when a 1b is written.                                               |
|   |               | 1 PERR# is asserted                                                                     |
|   |               | 0 PERR# is not asserted                                                                 |
| 2 | REMABORT INT  | Indicates a master abort has been received during operation as a PCI master. This       |
|   | _             | bit is cleared when a 1b is written.                                                    |
|   |               | 1 Master abort received                                                                 |
|   |               | 0 Master abort not received                                                             |
| 1 | RETABORT INT  | Indicates that a target abort has been received during operation as a PCI master.       |
|   | _             | This bit is cleared when a 1b is written.                                               |
|   |               | 1 Target abort received                                                                 |
|   |               | 0 Target abort not received                                                             |
| 0 | SIGTABORT INT | Indicates that a target abort has been notified during operation as a PCI target. This  |
|   |               | bit is cleared when a 1b is written.                                                    |
|   |               | 1 Target abort notified                                                                 |
| 1 |               | 0 Target abort not notified                                                             |

# 4.6.9 AHB\_BUS\_CTR Register

This register configures the AHB Master/Slave function.

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |                 | 108              | 30h |    |    |    |    |    |   |   |               |   |                      |   |                        |               |     |              |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----------------|------------------|-----|----|----|----|----|----|---|---|---------------|---|----------------------|---|------------------------|---------------|-----|--------------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17              | 16               | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7             | 6 | 5                    | 4 | 3                      | 2             | 1   | 0            |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | R               | R                |     |    |    |    |    |    |   |   | R             | R | R                    | R | R                      | R             | R   | R            |
| K/VV   |    |    |    |    |    |    |    |    |    |    |    |    |    |    | W               | W                |     |    |    |    |    |    |   |   | W             | W | W                    | W | W                      | W             | W   | W            |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    | SMODE_READY_CTR | SMODE_READ_BURST |     |    |    |    |    |    |   |   | MMODE HBUSREQ |   | MIMODE_BOUNDARY[1:0] | ! | MMODE_BURST_WIDTH[1:0] | MMODE_WR_INCR | BYT | MMODE HTRANS |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1               | 0                | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0             | 0 | 0                    | 0 | 0                      | 0             | 0   | 0            |

| Bit     | Symbol                      | Description                                                                                                                                                                                                                                                           |
|---------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:18] | -                           | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                        |
| 17      | SMODE_READY_CTR             | Controls the wait operation of the AHB slave. Set this bit to 0b when the Retry/Sprit is used.  Do not change the value after initialization.  1 Wait control is performed by SHREADY = 0b                                                                            |
|         |                             | 0 Wait control is performed by SHRESP = RETRY                                                                                                                                                                                                                         |
| 16      | SMODE_READ_BURST            | Determines whether the data are retained when the cycle is divided during a fixed-length burst transfer in AHB slave read cycles.  Do not change the default value '0b'.  1 Data are discarded  0 Data are retained                                                   |
| [15:8]  | -                           | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                                                                        |
| 7       | MMODE_HBUSREQ               | Specifies the deasserting timing of the MHBUSREQ when operating as an AHB master.  Set to 1b at initialization, and do not change the value after that.  1 Deasserted at the first MHGRANT = 1b and MHREADY = 1b  0 Deasserted at the last address phase of the cycle |
| [6:5]   | MMODE_BOUNDARY[1:0]         | Specifies a boundary of burst transfer when operating as an AHB master.  Set to 00b at initialization, and do not change the value after that.  00b                                                                                                                   |
| [4:3]   | MMODE_<br>BURST_WIDTH [1:0] | Specifies the maximum number of beat count in burst transfer when operating as an AHB master.  Do not change the default value '00b'.  00b                                                                                                                            |

|   |                  | 11b Single transfer                                                                                                                                                                                                        |
|---|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 | MMODE_WR_INCR    | Specifies the condition of the undefined length burst transfer in a write transfer when operating as an AHB master.                                                                                                        |
|   |                  | Set to 1b at initialization, and do not change the value after that.  INCR is used when the remaining is 2 to 3 beat. INCR4, 8, or 16 is used.  INCR is used except for 4-, 8-, and 16-beat transfer                       |
| 1 | MMODE_BYTE_BURST | Enables or disables the 16-bit/8-bit burst transfer of the AHB master.  Set to 1b at initialization, and do not change the value after that.  1 16-bit/8-bit burst transfer disabled 0 16-bit/8-bit burst transfer enabled |
| 0 | MMODE_HTRANS     | Specifies the operation mode of the MHTRANS signal in the operation of AHB master.  Set to 1b at initialization, and do not change the value after that.  When cycle is divided, add IDLE and request a bus with MHBUSREQ  |
|   |                  | 0 When cycle is divided, output NONSEQ consecutively                                                                                                                                                                       |

# 4.6.10 USBCTR Register

This register configures the USB host controller.

| Add    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 108 | 34h |    |    |    |    |            |   |       |   |   |   |   |   |           |             |          |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|------------|---|-------|---|---|---|---|---|-----------|-------------|----------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10         | 9 | 8     | 7 | 6 | 5 | 4 | 3 | 2         | 1           | 0        |
| R/W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    | R  | R          | R | R     |   |   |   |   | R | R         | R           | R        |
| K/VV   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    | W  | W          | W | W     |   |   |   |   | W | W         | W           | W        |
| Symbol |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    | TEMP0[2:0] |   | DIRPD |   |   |   |   |   | EMP1[1:0] | PCICLK_MASK | USBH_RST |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0          | 0 | 1     | 0 | 0 | 0 | 0 | 1 | 1         | 1           | 1        |

| Bit     | Symbol      | Description                                                                                                                                                                                                   |
|---------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:12] | -           | Reserved. (Be sure to write 0b to this field.)                                                                                                                                                                |
| [11:9]  | TEMP0[2:0]  | Temporary register. The default is 0b. Do not change the default value.                                                                                                                                       |
| 8       | DIRPD       | When set to 1b, the direct power-down state is selected. The direct power-down can be also enabled from the DIRPD input pin.  1 Direct powerdown state  0 Normal operation                                    |
| [7:4]   | _           | 0 Normal operation  Reserved. (Be sure to write 0b to this field.)                                                                                                                                            |
| [3:2]   | TEMP1[1:0]  | Temporary register. The default is 1b. Do not change the default value.                                                                                                                                       |
| 1       | PCICLK_MASK | When set to 1, the PCI clock output is stopped.  Note that the host controller becomes inaccessible when this bit is set to 1b.  1 PCI clock stopped 0 PCI clock supplied                                     |
| 0       | USBH_RST    | Controls the reset signal that is supplied to the host controller.  Access to the host controller becomes effective in 3CLK@PCICLK after reset cancel.  1 Host contoller reset  0 Host contoller reset cancel |

# 4.6.11 PCI\_ARBITER\_CTR Register

This register configures the arbitration function of the PCI bus.

| Add    |    |    |    |    |    |    |    |    |    |     |     |    |                         |      |     | 108 | 40h |    |    |            |    |    |   |   |         |         |         |         |         |         |         |         |
|--------|----|----|----|----|----|----|----|----|----|-----|-----|----|-------------------------|------|-----|-----|-----|----|----|------------|----|----|---|---|---------|---------|---------|---------|---------|---------|---------|---------|
| Bit    | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21  | 20 | 19                      | 18   | 17  | 16  | 15  | 14 | 13 | 12         | 11 | 10 | 9 | 8 | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
| DAV    |    |    |    |    |    |    |    |    | R  | R   | R   | R  | R                       | R    | R   | R   |     |    |    | R          |    |    |   |   | R       | R       | R       | R       | R       | R       | R       | R       |
| R/W    |    |    |    |    |    |    |    |    | W  | W   | W   | W  | W                       | W    | W   | W   |     |    |    | W          |    |    |   |   | W       | W       | W       | W       | W       | W       | W       | W       |
| Symbol |    |    |    |    |    |    |    |    |    | PCI | BUS |    | .RK <sub>.</sub><br>:0] | _TIN | MER |     |     |    |    | PCIBP_MODE |    |    |   |   | PCIREQ7 | PCIREQ6 | PCIREQ5 | PCIREQ4 | PCIREQ3 | PCIREQ2 | PCIREQ1 | PCIREQ0 |
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0                       | 1    | 1   | 1   | 0   | 0  | 0  | 0          | 0  | 0  | 0 | 0 | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |

| Bit     | Symbol          | Description                                                                   |
|---------|-----------------|-------------------------------------------------------------------------------|
| [31:24] | -               | Reserved. (Be sure to write 0b to this field.)                                |
| [23:16] | PCIBUS_         | Specifies the Parking timer value of the PCI bus.                             |
|         | PARK_TIMER[7:0] | Do not change the default value '07h'.                                        |
| [15:13] | _               | Reserved. (Be sure to write 0b to this field.)                                |
| 12      | PCIBP_MODE      | Specifies the PCI bus parking master.                                         |
|         |                 | Set this bit to 1b at initialization, and do not change the value after that. |
|         |                 | Last accessed master is the bus parking master                                |
|         |                 | 0 This unit is the bus parking master                                         |
| [11:8]  | _               | Reserved. (Be sure to write 0b to this field.)                                |
| 7       | PCIREQ7         | This function is not used. Do not change the default value '0b'.              |
| 6       | PCIREQ6         | This function is not used. Do not change the default value '0b'.              |
| 5       | PCIREQ5         | This function is not used. Do not change the default value '0b'.              |
| 4       | PCIREQ4         | This function is not used. Do not change the default value '0b'.              |
| 3       | PCIREQ3         | This function is not used. Do not change the default value '0b'.              |
| 2       | PCIREQ2         | This function is not used. Do not change the default value '0b'.              |
| 1       | PCIREQ1         | Enables or disables the PCI bus request signal from the host controller.      |
|         |                 | Set to 1b at initialization, and do not change the value after that.          |
|         |                 | 1 Request signal enabled                                                      |
|         |                 | 0 Request signal disabled                                                     |
| 0       | PCIREQ0         | Enables or disables the PCI bus request signal of this unit.                  |
|         |                 | Set to 1b at initialization, and do not change the value after that.          |
|         |                 | 1 Request signal enabled                                                      |
|         |                 | 0 Request signal disabled                                                     |

# 4.6.12 PCI\_UNIT\_REV Register

This register indicates the version of the AHB-PCI Bridge macro.

| Add    |    |                                                 |    |    |    |    |    |    |    |    |    |    |    |    |    | 108 | 48h |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|--------|----|-------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Bit    | 31 | 30                                              | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R/W    | R  |                                                 |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Symbol |    | Major Revision ID[15:0] Minor Revision ID[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R      | 0  | 0                                               | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |

| Bit     | Symbol                   | Description                                   |
|---------|--------------------------|-----------------------------------------------|
| [31:16] | Major Revision ID [15:0] | Indicates the Major Revision ID of this unit. |
| [15:0]  | Minor Revision ID [15:0] | Indicates the Minor Revision ID of this unit. |

# 5. Accessing Registers

Access to the host controller is performed via the internal PCI bus. To perform the access properly, the AHB memory space and the PCI memory space need to be mapped into the USB host controller correctly.

The PCI has a PCI Configuration Space and a PCI Memory Space. The PCI configuration space configures the PCI transfer and defines the PCI base address, and the PCI memory space performs data transfer.

Access from the AHB to the host and master access from the host to the AHB are performed through the window areas of the AHBPCI Bridge. The relation between the register area and window area is described in Figure 5-1. AHB and PCI Space Mappingand Table 5-1. AHB Area Description



Figure 5-1. AHB and PCI Space Mapping

Table 5-1. AHB Area Description

| AHB area name                      | Size   | Description                                                                                                                                                                                                                                      |
|------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AHBPCI Communication     Registers | 1 KB   | Used for various settings for AHB, including the base address of each Window area. This area is also mapped into the PCI memory space. Care should be taken not to overlap this area and other areas when mapping.                               |
| 2) AHBPCI_WINDOW1                  | 1 KB   | Access to the PCI Configuration Space is performed through this area. The access is allocated to the OHCI Configuration Register, EHCI PCI Configuration Register, or AHB-PCI Bridge PCI Configuration Register by the AHBPCI_WIN1_CTR register. |
| 3) AHBPCI _WINDOW2                 | 64 KB  | Access to the OHCI Operation Register and EHCI Operation Register is performed through this area.                                                                                                                                                |
| 4) PCIAHB_WINDOW1                  | 1 GB   | The host controller accesses the AHB working memory through this area.                                                                                                                                                                           |
| 5) PCIAHB_WINDOW2                  | 256 MB | The host controller accesses the AHB working memory through this area.                                                                                                                                                                           |

Care should be taken not to overlap the following areas on the PCI memory space when mapping.

- PCIAHB\_WINDOW1 (1 GB) and PCIAHB\_WINDOW2 (256 MB)
- OHCI Operation Register, EHCI Operation Register, and AHB-PCI Bridge PCI Communication Register

The AHB memory space and PCI memory space are mapped in the same address in general. If the above overlapping occurs, use the PCI configuration register (OHCI Base Address, EHCI Base Address, AHB-PCI Bridge Base Address) to define the base address, avoiding overlapping of the the PCIAHB\_WINDOW1 and PCIAHB\_WINDOW2. Figure 5-2. AHB and PCI Space Mapping (Area Overlapped)shows the mapping image of overlapped memory space.

USB2.0 Host Controller 5. Accessing Registers



Figure 5-2. AHB and PCI Space Mapping (Area Overlapped)

The registers required for mapping the AHB space and PCI space are listed in Table 5-2. Address Setting Registers Table 5-3. Example of Addressingshows the relation of those registers and AHB and PCI space.



Figure 5-3. Relation of Address Registers and AHB/PCI Space Mapping

Table 5-2. Address Setting Registers

| AHB area name                              | Description                                                                                                                                                                                                                                                   |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A: PCIAHB_WIN1_CTR                         | When the host controller accesses the PCIAHB_WINDOW1 as a master, AHB address is converted into the base address defined by this register. The working memory to use is included in general.                                                                  |
| B: AHBPCI_WIN2_CTR                         | When the AHBPCI_WINDOW2 is accessed, PCI address is converted into the base address defined by this register. The same value as the AHBPCI_WINDOW2 can be set in general. Avoid overlapping of the area (256 MB including a working memory) that is set by A. |
| C: AHBPCI_WIN1_CTR                         | When the base address is set to 4000_0000h in this register, access to the AHB-PCI Bridge PCI configuration register is performed.                                                                                                                            |
| D: AHBPCI Bridge Base Address              | Sets the base address of the AHB-PCI Bridge on the PCI space. This register is not accessed from PCI side; however, avoid overlapping of other areas.                                                                                                         |
| E: PCIAHB_WIN1 Base Address                | Sets the base address of the PCIAHB_WINDOW1 area on the PCI space. The same base address as A is set in general.                                                                                                                                              |
| F: AHBPCI_WIN1_CTR                         | When the base address is set to 8000_0000h in this register, access to the OHCI/EHCI PCI configuration register is performed.                                                                                                                                 |
| G: OHCI Base Address and EHCI Base Address | Sets the base address of the OHCI and EHCI operation registers on the PCI space. The base address of the OHCI operation register is the same as B in general, and the base address of the EHCI operation register is the base address of B + offset 1000h.    |
| H: Various OHCI/EHCI operation registers   | When the settings A to G are complete, the host controller can access the data (e.g., descriptor) in the AHB working memory via PCI. The addresses of data that reside in the working memory are specified by the following registers.                        |
|                                            | OHCI/EHCI Operation Register                                                                                                                                                                                                                                  |
|                                            | - HcHCCA Register                                                                                                                                                                                                                                             |
|                                            | - HcPeriodicCurrentED Register                                                                                                                                                                                                                                |
|                                            | - HcControlHeadED Register                                                                                                                                                                                                                                    |
|                                            | - HcControlCurrentED Register                                                                                                                                                                                                                                 |
|                                            | - HcBulkHeadED Register                                                                                                                                                                                                                                       |
|                                            | - HcBulkCurrentED Register                                                                                                                                                                                                                                    |
|                                            | - HcDoneHead Register                                                                                                                                                                                                                                         |
|                                            | EHCI Operation Register                                                                                                                                                                                                                                       |
|                                            | - PERIODICLISTBASE Register                                                                                                                                                                                                                                   |
|                                            | - ASYNCLISTADDR Register                                                                                                                                                                                                                                      |

Table 5-3. Example of Addressing

| AHB area name   | Description |
|-----------------|-------------|
| PCIAHB_WIN1_CTR | 0x40000003  |
| PCIAHB_WIN2_CTR | 0xF0000003  |
| AHBPCI_WIN2_CTR | 0xE2700006  |

| AHBPCI_WIN1_CTR | 0x4000000A |
|-----------------|------------|
| PA_BASEAD       | 0xE2710800 |
| PA_WIN1_BASEAD  | 0x40000000 |
| PA_WIN2_BASEAD  | 0xF0000000 |

| AHBPCI_WIN1_CTR | 0x8000000A |
|-----------------|------------|
| PO_BASEAD       | 0xE2700000 |
| PE_BASEAD       | 0xE2701000 |

## 5.1 Access to PCI Configuration Space

Prior to accessing the PCI configuration space, the AHBPCI\_WIN1\_CTR register must be set properly. For the parameters, refer to the table below. Access to the PCI configuration space is performed through the AHB-PCI Window1 area (10000h to 107FFh, 2 Kbytes).

Table 5-4. Parameter Setting for Access to PCI Configuration Space

| Targer area                                                     | AHBPCI_WIN1_CTR Register   |             |         |
|-----------------------------------------------------------------|----------------------------|-------------|---------|
|                                                                 | PCIWIN1_BASEADR<br>[31:11] | PCICMD[2:0] | CFGTYPE |
| OHCI PCI Configuration Register EHCI PCI Configuration Register | bit[31] = 1b               | 101b        | 0b      |
| AHB-PCI BridgePCI Configuration Register                        | bit[30] = 1b               | 1015        | ob      |

# 5.2 Access to OHCI and EHCI Operation Registers

Prior to accessing the OHCI Operation and EHCI Operation Registers, the following registers must be set in addition to mapping PCI address spaces. For the parameters, refer to the table below.

- OHCI PCI Configuration Register
- EHCI PCI Configuratin Fegister
- AHBPCI\_WIN2\_CTR Register

Table 5-5. Parameter Setting for Access to OHCI/EHCI Operation Registers

| Register                                                         | Description                                    |
|------------------------------------------------------------------|------------------------------------------------|
| OHCI/EHCI PCI Configuration Register,<br>Offset 04h, PCI Command | Memory Space (bit[1]) = 1b                     |
| AHBPCI_WIN2_CTR Register                                         | PCICMD [2:0] = 011b (Memory Read/Memory Write) |

USB2.0 Host Controller 6. Clock System

# 6. Clock System

## 6.1 Externally Supplied Clocks

The USB function controller requires the following clocks to be supplied externally:

Table 6-1. Externally Supplied Clocks

| Clock Signal | Description                    | Restriction on Frequency                                                                           |
|--------------|--------------------------------|----------------------------------------------------------------------------------------------------|
| USB0_CLK     | AHB clock                      | Durin communication: PCICLK < USB0_CLK ≦133 MHz<br>During non-communication: 0 ≦ USB0_CLK ≦133 MHz |
| PMCLK        | AHB clock for power management | PMCLK = USB0_CLK                                                                                   |
| OSC1_CLK     | USB reference clock            | 24 MHz                                                                                             |
| PCICLK       | Subsysten internal PCI clock   | 33.33 MHz ≧ PCICLK ≧ 25 MHz                                                                        |

The clocks are described below.

#### • USB0 CLK

The USB0\_CLK is a clock signal that is supplied to the AHB-PCI briedge. The AHB clock is connected. When the USB function is not used, the USB0\_CLK clock can be stopped to lower power consumption. Dynamic control of the USB0\_CLK except for clock stop is not supported.

#### OSC1\_CLK

The OSC1\_CLK is a reference clock that is used to generate clock for USB transfer. 24-MHz clock is used.

#### PCICLK

The PCICLK is a PCI bus clock that is supplied to the host controller and the AHB-PCI Bridge.

The frequency is limited to the range from 25 MHz to 33 MHz due to the specification of the host controller. When the USB host function is not used, the clock gating can be enabled for this clock internally from the AHB-PCI Bridge register. Dynamic control of the PCICLK except for clock stop is not supported.

USB2.0 Host Controller 6. Clock System

# 6.2 Clock System Diagram

Figure 6-1 shows the clock system of the USB function controller.

USB host controller

AHB-PCI Bridge

USB2.0

Host Controller Logic

USB2.0

Host Tranceiver

AHB Clock

PLL Clock

PCI Clock

Figure 6-1. Clock System Diagram

USB2.0 Host Controller 7. Reset System

# 7. Reset System

#### 7.1 Reset Configuration

This USB host controller is reset by the USB0\_RSTZ signal. When the USB0\_RSTZ signal is asserted, all the circuits within the USB host controller are reset. The USB0\_RSTZ is a power-on reset, and assumes that the USB0\_RSTZ signal of the AHB is connected. The reset signal of this USB host controller is an asynchronous reset that is directly connected to the F/F reset signal. The table lists the reset signals of this USB host controller.

Table 7-1 lists the reset signals for the USB function controller.

 Reset Signal
 Supplied From
 Description

 USB0\_RSTZ
 External
 Power-on Reset Signal of the USB host controller Resets the entire USB host controller.

 USBH\_RST
 Internal
 USB Host Controller Reset Signal

Table 7-1. Reset Signals

When the USB0\_RSTZ is asserted, the USBH\_RST is also asserted. The internal reset can be operated from the AHB-PCI Bridge register. After the USB0\_RSTZ assertion, use the same register to cancel the reset state. For the reset sequence, refer to section 0.

USB2.0 Host Controller 7. Reset System

# 7.2 Reset System Diagram

Figure 7-1 shows the reset system in the USB function controller.

Figure 7-1. Reset System Diagram



USB2.0 Host Controller 8. Interrupts

# 8. Interrupts

#### 8.1 Interrupt Signals

This USB host controller has the interrupt signals listed below. These signals are used as level-triggered interrupts. The interrupt lines can be reduced by the U2H\_BIND\_INT register if required (e.g., due to insufficient system resources). The U2H\_BIND\_INT register is not used when these interrupts are used individually.

| Interrupt Signals | Synchronization<br>Clock | Active Level | Description                                              |
|-------------------|--------------------------|--------------|----------------------------------------------------------|
| USB_INTH          | USB0_CLK                 | High         | Interrupt signal generated from the AHB-PCI Bridge       |
| U2H_OHCI_INT      | USB0_CLK                 | High         | INTA interrupt signal generated from the host controller |
| U2H_EHCI_INT      | USB0_CLK                 | High         | INTB interrupt signal generated from the host controller |
| U2H_PME_INT       | PMCLK                    | High         | PME interrupt signal generated from the host controller  |
| U2H_BIND_INT      | USB0_CLK/PMCLK           | High         | OR of the intererupt signals (Bridge+OHCI+EHCI+PME)      |

Table 8-1. Interrupt Signals

## 8.2 Interrupt Control Registers

#### 8.2.1 USB\_INTH control register

USB\_INTH is an interrupt that is generated by the AHB-PCI Bridge. The status check, interrupt clear, and interrupt enable are performed by the AHB-PCI Bridge registers.

| Function                         | Register                |
|----------------------------------|-------------------------|
| Interrupt status check and clear | PCI_INT_STATUS Register |
| Interrupt enable                 | PCI_INT_ENABLE Register |

Table 8-2. USB\_INTH Control Register

#### 8.2.2 U2H\_OHCI\_INT Control Register

U2H\_OHCI\_INT is an INTA interrupt that is generated by the host controller. This interrupt is controlled by the host controller registers; however, for this interrupt signal assertion, the interrupt enable bit of the AHB-PCI Bridge must be set to Enabled.

Table 8-3. U2H\_OHCI\_INT Control Register

| Function                         | Register                                      |
|----------------------------------|-----------------------------------------------|
| Interrupt status check and clear | HcInterruptStatus Register                    |
|                                  | HcInterruptEnable Register                    |
| Interrupt enable                 | HcInterruptDisable Register                   |
|                                  | PCI_INT_ENABLE Register (bit[16] USBH_INTAEN) |



**USB2.0 Host Controller** 8. Interrupts

#### 8.2.3 U2H\_EHCI\_INT Control Register

U2H\_EHCI\_INT is an INTB interrupt that is generated by the host controller. This interrupt is controlled by the host controller register. To assert this interrupt signal, the interrupt enable bit of the AHB-PCI Bridge must be valid.

Table 8-4. U2H\_EHCI\_INT Control Register

| Function                         | Register                                      |
|----------------------------------|-----------------------------------------------|
| Interrupt status check and clear | USBSTS Register                               |
| Interrupt enable                 | USBINTR Register                              |
| ппениргенаые                     | PCI_INT_ENABLE Register (bit[17] USBH_INTBEN) |

#### 8.2.4 U2H\_PME\_INT Control Register

U2H\_PME\_INT is a PME interrupt that is generated by the host controller. This interrupt is controlled by the host controller register. To assert this interrupt signal, the interrupt enable bit of the AHB-PCI Bridge must be valid.

Table 8-5. U2H\_PME\_INT Control Register

| Function                         | Register                                            |
|----------------------------------|-----------------------------------------------------|
| Interrupt status check and clear | PCI Configuration Register for OHCI/EHCI offset 44h |
| Interrupt enable                 | PCI Configuration Register for OHCI/EHCI offset 44h |
| Interrupt enable                 | PCI_INT_ENABLE Register (bit[19] USBH_PMEEN)        |

USB2.0 Host Controller 8. Interrupts

### 8.3 U2H\_BIND\_INT

The U2H\_BIND\_INT interrupt signal is generated by an OR of the interrupt source signals (USB\_INTH, U2H\_OHCI\_INT, U2H\_EHCI\_INT, and U2H\_PME\_INT). The signal states of the U2H\_PME\_INT, U2H\_OHCI\_INT and U2H\_EHCI\_INT are reflected to the PCI\_INT\_STATUS register. Reading the PCI\_INT\_STATUS register enables the user to check the interrupt source.



Figure 8-1. Interrupt Signals Aggregation Image

USB2.0 Host Controller 8. Interrupts

### 8.4 Interrupt Signal Clear Time

The AHB-PCI Bridge implements a posted write; therefore, an interrupt generated by the host controller may not be cleared soon after setting the clear register and same interrupt state may be recognized many times. (See the Fig. 8-2.) The user must take a countermeasure to avoid such false recognition.

For example; access to the host controller register (2) after accessing to an Interrupt Clear Register (1). The operation of (2) is waited (SHREADY = 0 or Retry response) until the operation of (1) is completed. As the result, the interrupt is cleared without fail at the completion of the access of (2).

The U2H\_OHCI\_INT, U2H\_EHCI\_INT, and U2H\_PME\_INT may not be cleared soon after setting the clear register. When USBO\_CLK = 150MHz and PCICLK = 25MHz, the interrupt is cleared in about 300 ns after setting the clear register. When the host controller is executing a transfer as a master on the internal PCI-bus, it takes about 1.6 us (35CLK@PCICLK+3CLK@USBO\_CLK+2CLK@12MHz) at worst to clear the interrupt.



Rev.4.00 RENESAS

## 9. Power Management

This chapter describes the power management function of the USB Host controller V1 Type-H2.

When the USB is not used, hold the power state in a reset state after cancellation of the AHB bus reset (USBCTR Register, USBH\_RST = 1b). The subsequent sections describe a power-off operation that temporarily powers down (suspend) the USB host.

### 9.1 Power-Off Sequence

When the USB Host function is temporarily stopped, the power consumption can be reduced by powering down the host controller and stopping the internal PCI bus clock (PCICLK) of the USB host controller.

The USB host controller has a gating circuit for the PCICLK, and the circuit can be controlled from the AHB-PCI Bridge register. The following figure shows the power-off sequence.

#### (1) OHCI Mode

Figure 9-1. Power-Off Sequence



Note To detect the event (e.g., connected, disconnected or resumed) that occurs on the USB bus during the power-down operation, the PME interrupt must be enabled.

### (2) EHCI Mode

Figure 9-2. Power-Off Sequence



Note To detect the event (e.g., connected, disconnected or resumed) that occurs on the USB bus during the power-down operation, the PME interrupt must be enabled.

#### 9.2 **Power On Sequence**

The recovery from the power-down state is performed in the opposite procedure of the power-down operation.

#### (1) OHCI Mode

Figure 9-3. Power-On Sequence



The interrupt source can be checked from the HcRhPortStatus1 register.

When an interrupt is detected, supply the PCICLK, and then clear the interrupt.

### (2) EHCI Mode

Figure 9-4. Power-On Sequence



The interrupt source can be checked from the PORTSC1 register.

When an interrupt is detected, supply the PCICLK, and then clear the interrupt.

### 9.3 Direct Power-Down Feature

When the whole USB host controller is not used, power consumption of the USB host controller can be reduced using the direct power-down function. Recovery from the direct power-down state is not performed in this USB host controller.

### 9.3.1 Direct Power-Down Setting

The figure below shows how to set the direct power-down mode. It is recommended that the PCICLK be masked from the PCICLK\_MASK register to minimize power consumption.



Figure 9-5. Direct Power-Down Setting

#### **Operating Procedures** 10.

#### 10.1 **Reset Sequence**

Figure 10-1. Reset Sequence



Access to the host controller is enabled in 3CLK@PCICLK after reset cancellation. Note

#### 10.2 **Initial Setup Sequence**

Figure 10-2. USB Host Initial Setup Sequence





The above settings enable the following operations.

- Access to the OHCI and EHCI Operation Registers via the AHB-PCI Window2 register
- Data transfer to the AHB from the host controller

#### 10.3 Transfer Overview

Transfer by the host controller must be performed in compliance with the following OHCI and EHCI specifications.

- Open Host Controller Interface Specification for USB Rev 1.0a
- Enhanced Host Controller Interface Specification for Universal Serial Bus Revision 1.0

This section provides supplementary note about the DMA stop.

#### 10.3.1 DMA Transfer Stop

The AHB-PCI Bridge does not have a control bit that turns on or off DMA mode. When the host controller initiates a PCI bus cycle as a master, the AHB-PCI Bridge performs DMA transfer to the AHB. DMA transfer of the host controller is performed: (1) to write the current frame number into memory; and (2) to write or read the descriptor and data loaded into memory to perform a list transaction.

Writing of the frame number (1) is performed per frame cycle when the USB is in the Operational state; therefore, the USB must be put into the Suspend or Reset state before stopping the DMA transfer. In this case, the list transaction of (2) is stopped at the same time.

The list transaction of (2) is stopped when the enable bit (HcControl Register, BLE bit, CLE bit, PLE bit) of the list transaction is cleared. The transaction is stopped from the next frame when the bit is cleared. In this case, a writing of the frame number of (1) is not stopped.



# REVISION HISTORY EMMA Mobile EV2 User's Manual: USB 2.0 Host Controller

| Rev. | Date         | Description |                                                                                |
|------|--------------|-------------|--------------------------------------------------------------------------------|
|      |              | Page        | Summary                                                                        |
| 1.00 | Oct 20, 2010 |             | 1 <sup>st</sup> revision release                                               |
| 2.00 | May 31, 2011 | _           | Incremental update from comments to the 1.0.                                   |
| 3.00 | Mar 30, 2012 | _           | Isochronous transfer related description deleted.                              |
| 4.00 | Apr 12, 2012 | 1           | Chapter 1.1 corrected.                                                         |
|      |              |             | (OHCI specification Rev 1.0a compliant→OHCI specification Rev 1.0a compatible) |
|      |              |             | (EHCl specification Rev 1.0a compliant→EHCl specification Rev 1.0a compatible) |
|      |              |             | Isochronous transfer unsupported added.                                        |

EMMA Mobile EV2 User's Manual: USB 2.0 Host Controller

Publication Date: Rev.1.00 Oct 20, 2010

Rev.4.00 Apr 12, 2012

Published by: Renesas Electronics Corporation



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd.
11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

# USB2.0 Host Controller

EMMA Mobile EV2

